Ț•śԏőŒ`5a—«ż Áπ$Հú€$:P(h‘v ƒ'‡?7‡Cw‡P»‡C ˆ7Pˆ>ˆˆ?Lj6‰K>‰TŠ‰5߉GŠ2]Š$Š0”Š3æŠ&‹FA‹ˆ‹K„‹.ń‹1 Œ1RŒ2„Œ;·ŒRóŒ%F[l6ȍ@ÿL@Žœąž8ӏc NpCż€‘Š„‘[’;k’W§’Mÿ’BM“"“ł“CГ3”8H”1”@ł”Yô”*N•?y•Hč•C–5F–—|–—t„—Θvé˜`™™™4±™sæ™Zš7pš3šš*ܚ3›;›"V›y› ”› ž›0Ș›%ۛœ$œ)=œ?gœ\§œfIk:”đEž[ǞK#Ÿ7oŸ7§ŸLߟO, B| 2ż ?ò =2ĄƒpĄ0ôĄ;%ą@aą6ąą3Ùą> €IL€A–€;Ű€O„'d„FŒ„=Ó„DŠCVŠAšŠ"ÜŠ[ÿŠĐ[§},š>Șš,éšK©>b©HĄ©;ê©"&ȘAIȘ@‹ȘDÌȘj«0|«3­«9á«3Ź@OŹLŹ<ĘŹK­/f­––­ -źH7źE€źEÆźP ŻF]Ż.€Ż?Ó°]±Žq±AČ BȐcČ@ôČm5łyŁłçŽ?”/E”:u·)°·EÚ·k žDŒž:Ńž: č4Gč—|č3ș4Hș<}șdșș.»*N»>y»#ž»9Ü»VŒkmŒ4ÙŒ#œ,2œ,_œšŒœ·'ŸŹßŸ<Œż6ÉżĄÀEąÀ0èÀXÁ9rÁ2ŹÁ3ßÁ5Â1I {ÂFœÂAăÂ6%Ă9\Ă–Ă-°Ă/ȚĂBÄ5QćÄ<›Ä ŰÄ+ćÄĆ# Ć%DĆ jĆ@xĆ4čĆ2îĆ^!Æ|€ÆBęƉ@ÇŠÊÇGUÈVÈ.ôÈ,#ÉPÉMpÉ,ŸÉFëÉÚ2ÊY ËggËBÏËVÌ&iÌ;ÌŃÌÌ=žÍ>ÜÍ?Î?[ÎA›Î1ĘÎAÏ*QÏš|ÏE%ĐGkĐłĐDÏĐiŃD~ŃOĂŃ|Ò ÒH±ÒúÒLÓQfÓ,žÓ…ćÓBkÔ?źÔ"îÔ<ŐNNŐBŐ8àŐ"Ö"<ÖH_ÖOšÖ űÖeŰ1hÙšÙ ŸÙ$ȘÙ%ÏÙ!őÙ&Ú%>Ú6dÚ#›Ú%żÚ%ćÚ% Û%1Û%WÛ#}Û#ĄÛĆÛ&ŐÛ*üÛ«'Ü2ÓÜ3Ę1:Ę"lĘ2Ę'ÂĘêĘ Ț !ȚBȚ4YȚŽȚžȚ±ȚÉȚÒȚÚȚ'âȚ& ß(1ß'Zß0‚ß)łß"Ęß)à-*à1Xà7Šà$Âà+çà.áBá^áqáˆá Œá—áŽá!Äáæáââ 5âAâ(Yâ*‚â(­âÖâ&đâ8ă#Pătă’ăźăÎă"èă ä.äNä3aä#•äJčäJć"Oć1rć€ć8·ćđć#ÿć"#æ1Fæ xæ#†æȘæ%Êæ3đæ$ç`8ç`™ç&úç !èBè bè>ƒèGÂèI é1Té5†é1Œé3îé5"ê8XêN‘êXàê79ë8që*Șë0Őë!ìD(ì mì zì!‡ì©ì1žì+êìí.íB=í=€íŸíDÛí î8î HîUîuî •îąî ·îŰî%öîï,0ï]ïmïïŽï%žïÄïŐïBĘï đ4đEKđ+‘đœđ(Ùđ1ń"4ń$Wń|ń7›ń4Óń,ò5ò'Uò.}ò@Źò#íò"óĘ4ó/ô%Bô hô;‰ô&Ćô@ìôŠ-őśžö °ű'Ńűeùű7_ù/—ù/ÇùWśù6Oü6†ü6œü6ôü6+ę6bęe™ędÿę>dț—ŁțM;ÿ6‰ÿ:Àÿ2ûÿJ.1yB«Xî?GM‡LŐ."7Q2‰>ŒMûGIM‘WßW7F4Ö> EJHJÙG$Gl:Ž5ï%2B+ušĄ„J „Ï :T 9 rÉ :< 9w O± gșiW$&|UŁaù"[›~ƒŒžŠ+MÒ9 dZ'ż`çMHJ–IáF+)r,œ7ÉB9D@~0żMđ>>X}>Ö>>T>“WÒ>*Mi8·:đ;+>gBŠdé9N 2ˆ D» F!JG!)’!7Œ!eô!EZ"K "…ì"$r#J—#?â# "$C$U$"Y$"|$)Ÿ$É$$ß$"%'%#=%6a%"˜%3»%2ï%"&5&0P&&0 &3Ń&4'2:'"m'$'2”'3è'(.(A(3](6‘(KÈ(C),X)-…).ł)1â).*2C*1v*)š*1Ò*0+75+4m+0ą+#Ó+ ś+.,3G,2{,4ź,3ă,-7-T-(o-/˜-#È-1ì-2.2Q.$„.©.&Â.'é.'/9/5V/Œ/Ź/*Ê/6ő/#,0#P0t00$Ź0!Ń0"ó01''1O1i1-1­1Æ1!Ę1ÿ1.2+E2;q2"­2Đ2ï2!3,%38R36‹31Â34ô3*)4T4f4+|4?š49è4*"5*M5x55©5Ć5â5ű5.6*D6o6+6č6/Ő6 7$&7,K7#x7œ77ș71ò70$86U8Œ8Š8.ș81é8493P9„9Ł9Ÿ97Ó95 :4A:(v:$Ÿ:#Ä:3è:-;)J;t;E;&Ó;ú;<4)<9^<6˜<4Ï<3=8=V=q=‰=5›=4Ń=3>':>b>>:œ>&Ś>Aț>@?4_?3”?/È?7ű?(0@)Y@ƒ@1@,Ï@1ü@F.AEuA0»AìA#ęA!B':BbBGB8ÇB#C!$C&FCmCC%ȘCGĐC&D5?D!uDD—D#ÜDE E'=E,eE>’E)ŃE!ûE'F8EF'~F%ŠF+ÌFűFG3GSGeG+‚GźGÇGÚGïG H%H@H&]H „H"„HÈHçHI8I)WI)I$«I"ĐI)óIJ)8J#bJ)†J'°JMŰJ-&KTK|ZK3ŚKR L(^L5‡L5œLŒóL°MÁMÊM7ÒM N(N%=N cN4„N'čN%áN5OO=O/O4œO0òO2#P%VP|PP„P3©P%ĘP+Q /QPQUfQŒQŁĐQ#tWD˜W8ĘW%X.śe'6f^fvf+f-čf#çf g)'gQg9jg€gŸg$Đg4őg$*h+Oh!{h h3Ÿh;òh3.i;bi/žiÎi!æi4j=j-]j)‹j=”j!ójk13k(ek:ŽkÉk3èk:l=Wl-•l3Ăl#śl&mBmTmim&ˆmŻmÆmàmóm, n 9n"Zn}n ™n șn Ûn2ün6/ofo%zo- o$Îo#óo*p1Bp2tp0§p5Űpq%q3=q2qq€qłq!Ăq-ćq$r!8r ZrE{r-ÁrFïrM6s.„s-łs1ás=t2Qt2„t&·t'Țt/u?6uBvu0čuWêu!Bw dw-rw% w%ÆwìwTÿw Tx%ux%›x<ÁxCțx#By!fyˆyšy&Æyíy9 z'Cz4kzO zđz' {$1{V{"s{–{"ł{(Ö{ÿ{|5|=M|B‹|Î|'Ț|}}7} Q}r}#z}ž}1œ}ï}5~3E~ y~ †~ “~  ~ ­~"ș~Ę~ś~ 77o€ÁŰđÿ€4€%J€.p€Ÿ€(»€)ä€/>'X0€*± ܁ę6‚L‚*T‚‚#’‚+¶‚â‚.ú‚.)ƒXƒnƒƒ#ƒ,Žƒ#Ⴤ'„%<„*b„ „%›„!Á„%ă„ …?#…(c…#Œ…)°…3څ+†<:†4w†%Ź†+҆:ț†:9‡?t‡+Ž‡3à‡7ˆ8Lˆ%…ˆ-«ˆ(و<‰?‰1Y‰ ‹‰3Ź‰%à‰Š<#Š `ŠkŒhŠŒóŒ3>9x”Ž4ЍŽ%Ž$CŽhŽ…ŽĄŽ-ŸŽ+ìŽ),B@o.°"ߏ+$.)SÙ}$W“{|“`ű“lY”.Ɣ/ő”$%•'J•*r•.•*̕ś•?–)V–€–•–7Ž–1ì–9—+X—„—7Ą—.ٗ˜!˜@˜Q˜#b˜†˜@™˜Oژ/*™3Z™/Ž™6Ÿ™1ő™4'š=\šOššJêš>5›*t›+Ÿ›6˛,œ,/œ)\œ*†œ2±œ)äœ&+51a.“< ÿ> ž0_ž6žǞ2ćž(Ÿ/AŸ1qŸ0ŁŸ0ԟ' 0- '^ .† 0” #æ + Ą26ĄiĄ„ĄŁĄżĄߥ5ÿĄ75ąmą"Šą­ą1Ăą;őą 1ŁFRŁ™Ł0ČŁ3ăŁ4€2L€]€+Ę€ „-„1>„1p„2ą„/Ő„-Š.3Š;bŠ:žŠ#ÙŠ+ęŠ-)§+W§+ƒ§-Ż§#ʧžšâ š)ƒ©4­©â©RȘ(SȘB|Ș.żȘ.îȘA«5_«,•«.«sń«keŹŃŹîŹ­$­+=­i­…­"­+À­!ì­+ź2:ź/mź1źÏźćźIÿźIŻ0iŻ!šŻŒŻ2ÜŻ7°,G°0t°$„°FÊ°)±';±(c±*Œ±(·±.à±&Č!6Č3XČ"ŒČŻČÊČéČłł2ł Lł#mł‘ł#©ł$Íł"òł&Ž%<Ž bŽƒŽąŽ&ŸŽ&ćŽ ”&,”S”o”‡”(ž”#Ç”#ë”#¶3¶!Q¶ s¶”¶$ł¶%۶(ț¶&'·"N·q·/·À·/Ü·= žJžhž*zž„žŸž"Țžč č&4č([č„č ąčĂč/âč/șBș \ș0}șźșĆșßș(òș»8»N»`»o»‹»1Ł» Ő»ö»#Œ13Œ6eŒœŒ­ŒÁŒÙŒőŒ=œQœpœ"Žœ!±œ!Óœ!őœ!Ÿ+9Ÿ(eŸ,ŽŸ+»Ÿ+çŸ8ż!Lż"nż!‘żłżÓżćż$ęż*"À+MÀ8yÀČÀËÀèÀ%Á*.Á1YÁ-‹Á'čÁ3áÁ(Â>Â%YÂ@ÂÀÂŐÂ;îÂ*Ă&;Ă2bĂ6•Ă-ÌĂúĂ&Ä7ÄWÄ*oÄ7šÄ8ÒÄ9 Ć9EĆ2Ć'ČĆ'ÚĆ Æ&Æ37Æ2kÆHžÆçÇ"È(&ÈìOÈ<É$WÉ%|ɈąÉ"+Ê0NÊ#Ê$ŁÊÈÊ2ćÊË1ËPË jË‹Ë«ËÊËêË Ì.)ÌàXÌ(9Ï!bÏ„Ï.ŸÏ ÎÏ9ÚÏ Đ Đ;Đ MĐWĐkІĐ$˜ĐœĐ"ĐĐóĐŃŃ-Ń+MŃ/yŃ"©Ń*ÌŃśŃ7ÒOÒlÒ Ò Ò°Ò2ÁÒôÒ2Ó<GÓ„Ó™Ó ŻÓ7ĐÓ6Ô-?Ô5mÔ6ŁÔ$ÚÔÿÔÙE ÙfÙ;„ÙbÀÙ%#Ú5IÚڐÚ/ŁÚ%ÓÚ1ùÚ+Û=ÛWÛoÛˆÛ'ĄÛ!ÉÛ4ëÛ Ü1Ü!FÜhÜ…Ü ŁÜŻÜ)ĆÜïÜțÜĘ!5ĘWĘ!rĘ3”Ę#ÈĘìĘȚȚ.Ț?Ț'SȚ#{ȚŸȚ,°ȚBĘȚ ß!>ß&`ß2‡ß șß1Ûß2 à1@à:rà#­à+Ńà&ęà'$á%Lá'rá%šá9Àá$úáâ=>âA|âBŸâBăDă&Tă${ă. ă-Ïăęă)ä'Gä&oä%–äŒäÜä(íä#ć":ć]ć1{ć­ć)Çć*ńć5æ$Ræ<wæ0Žæ)ćæ(ç*8ç.cç.’ç,Áçîç\ èNjê,čê+æê?ë)Rë|ë œëDœë9ì<ìbZìœì.Ęì0 í0=í%ní”í,Ží1áí-î-Aî/oîRŸî›òî9Žï2Èï4ûï 0đ>đTđ"lđđ?šđAèđ+*ń0Vń,‡ń,Žńáń*óńò$:ò*_òŠò€ò2œòđò7 ó6Có<zó'·óßóęó-ô.Gôvôyô‰ô ô†™ô! ö$Bö$gö-ŒöșöÙö‰òö|ś”ś!šśÊś7èś ű;7űsű"ű#łű!Śű?ùű89ù9rùŹùDÊù,ú0<ú5mú Łú2Äú'śúû22û"eû7ˆû%Àûæû ÿûí ü-ț/<ț)lț2–țÉțéț7ùț1ÿOÿ)lÿ–ÿ¶ÿÓÿđÿ ;:Z9•-Ï$ę6"EY2Ÿ,Ò4ÿC44xC­Ań,3+`aŒ%î)'>5f$œ-Á-ï3;Ao)±6Û0C]-nœș.Ó08!i+‹·ÇŚ-ô."=QD!Ô)ö/ %P v Œ © *Ć đ / 32 'f Ž (« (Ô %ę %# 'I :q sŹ { 2œ eÏ 15 7g Ÿ 4ż %ô 8OS4Ł7Ű]-n,œŠÉ%p,–1Ă7ő-->[+š1Æ(ű5!4WŒ0«Üś!)K']…Ÿ”Ï4î#$@4e3š3ÎT(W/€<°/í4'Rz2—+Ê)ö) ,J,w5€%Ú$0%"Vy0“"Ä&ç16@3w,«Ű%í+!Gi~– šÉâù "7*H!s•1­ßû!/4d„€(č âï.5d#ŸĂ ß%&)Cm ‹ŹĆ3ß"6 Q3r&Š&Í8ô$- R l "‰ )Ź Ö &đ '!?![!)u!Ÿ!#Ÿ!â!""2"-H"0v"#§"4Ë"# #e=#&Ł#SÊ#J$i$5†$2Œ$2ï$1"%7T%=Œ%@Ê%@ &L&e&f}&ä&0'&4'-['2‰';Œ'ű'+(2A(t(!‡(©(żÉ(>‰)È*Ú*+ś*-#+9Q+8‹+2Ä+1ś+1),/[,.‹,ș,<Ű,-%4-&Z-&-š-&Æ-í-$ .0.K.e..™.iŽ.k/;Š/Æ/ ß/eé/]O0e­0313G14{14°15ć1527Q2.‰2(ž2á2ś23/3;O3(‹3)Ž3-Ț3$ 4614Eh4)ź4,Ű45*5*B5€m5764J6!6 Ą6Â6#à67(#7L7j7/‰7+č73ć738-M8"{8ž8ž8Ń8"ï89 09Q9$k99!­9>Ï9$:3:S:,q:%ž:Ä:&à:';'/;&W;~;:—;%Ò;*ű;*#<+N< z< ‡<”<«<Ê<ê< =)(=6R=‰=š=$Ç=-ì=(>IC>3>'Á>/é>?+3?:_?#š?Ÿ?:Û?*@%A@g@{@@Š@Œ@Đ@/ć@A)0AZAzA ˜A&€A"ËAîA B'BEBcBf~BćBC%CAEC‡C<ŠC&ăC D@*DMkD@čDúD-E/GEwE”EšEÀEÛE3űE,F@F-VF,„F)±F!ÛFęF-G'KG`sG,ÔG*H4,H0aH.’HÁH àH#I0%I*VIIœI*ŒI&çI1J/@J*pJC›J#ßJKK/KDKYKmKˆK›K,­K8ÚK6L8JL6ƒL2șL4íL"M3MJM iM!ŠMŹM ËM#ÙM!ęM.NNNkN ‰NȘNÀN!ÔN,öN#O)6O `OOĄO°OÆO.ßO2PAP\P'yP,ĄP*ÎP$ùPQ3QJQaQ qQ’Q°Q ÈQ5éQ)R=IR<‡RÄRÛR"ôR&S4>S"sS(–SżSȚSńS T$T%9T_T{TŽT T¶TÍTăT6ûT*2U]UpU…U"šUœU ÜUèU%V),VVVjV|V’VŠVĂV/ÙV/ W09W0jW1›WNÍW/XLXhX‚X#žXÂX$ßXY*$YOY fYB‡YAÊY! Z.ZJZ[ZuZ„Z8ĄZ&ÚZ3[95[6o["Š[#É[!í[\%(\+N\z\&˜\ż\$Û\]*]?]*Y].„]ł]&Ò]$ù]>^ ]^,~^'«^/Ó^_,"_8O_ˆ_Ą_&»_'â_ `))`S`q`8Œ`'Ć`(í`+a3Bava•ašačaÍaäaüaDbYb6kb\ąb$ÿb$c6cIcec-}c)«cŐcôcd&&d*Md1xdȘdÈdÚdöd2eGeZe*qe+œeÈe"èe3 f#?f&cf'Šf!ČfÔf)æf-g^>g7g7Őg' h*5h`h4}h7Čh(êh i%4i9Zi”i#Ži Űi-ùiD'jlj(Œj”j)Òj1üj@.kok2‰kŒk6Ük!l35l0il1šlÌl1ëlm!9m-[m9‰m:Ăm/țm#.n/Rn#‚n1ŠnŰn*űn-#o4Qo.†o5”o/ëo0p*Lpwp‡p#€p&Èp ïpq/q Hq iqŠqȘqœq!Öq&űq&rFr7dr5œr0Òrs s^7s–s*¶s4ás)t)@t)jt%”t ștÛtútu-6uduu3Ÿu.Óuvv;v(Zvƒv8›v)Ôv țv w/ w/Pw%€wŠw'œw!ćwx#&x&Jx"qx)”x#Ÿx(âx y+yAy,Py,}y$Șy@ÏyCz2Tz‡z6—zÎzæz.ûz*{-E{"s{)–{À{*Û{%| ,|18|-j|+˜|2Ä|*ś|<"}/_}C}&Ó}ú},~,G~t~?~EĐ~45:j=„.ă'€6:€q€Ž€-š€#ր"ú€87V:Ž:Ɂ‚C ‚#d‚ˆ‚—‚"š‚<˂$ƒ(-ƒ"Vƒ+yƒ&„ƒ̃áƒśƒ „ &„ G„%h„Ž„§„ș„ʄ-ç„…&.…U…"n…‘…,Ź…4م†(%†N† n†$†Ž†2ӆ‡%&‡L‡^‡o‡ˆ‡€‡'·‡+߇. ˆ):ˆ$dˆ ‰ˆ#Șˆ2Έ‰!‰2‰P‰g‰}‰#‰ Ž‰À‰à‰ÿ‰Š9Š=OŠ'Š”Š%Ɗ ëŠùŠ‹+‹D‹#[‹‹ ”‹ ‹:ż‹$ú‹Œ;ŒYŒpŒŒ%™Œ!żŒáŒûŒ71R$„*©,ԍ"Ž$$Ž IŽ7jŽ?ąŽâŽ4ûŽ$0$U:z*”-à">4\‘ *șćü*‘9‘:P‘‹‘ą‘ȑ=Ǒ:’ @’K’ `’ l’(x’0Ą’1Ғ"“+'“S“&n“<•“5ғ#”#,”+P”|”)œ”(Ɣ)7•1J•.|• «•·•֕ő•–("–(K–t–+‹–"·–+ږ —'—1C—u—8•—9Η,˜95˜o˜ ƒ˜ ˜ ›˜„˜č˜4՘1 ™<™%K™q™™Ą™¶™ՙ%ő™$š@š$Vš {š$œš*Ášìš-›#4›/X›+ˆ›Ž›+ʛ€ö›wœ$}œ*ąœ͜àœ ûœf6t<ž>OžTŽžTăž$8Ÿ']Ÿ…Ÿ4‹ŸÀŸ0àŸ4 F $` … $Ą %Æ 6ì "#Ą!FĄhĄ+†Ą"ČĄ ŐĄ&âĄP ąZąuą#|ą ą·ą ÒąóąŁ%-ŁSŁ7rŁ3ȘŁ ȚŁÿŁ€4€1F€3x€(Ź€"Ő€#ű€&„)C„m„'„”„Ć„TĘ„22ŠeŠ‚Š1Š@ÏŠA§)R§|§$™§Ÿ§Û§=ô§ 2š(Sš|ššš"șš3ĘšG©*Y©3„©&ž©3ß©;ȘOȘ*fȘ+‘Ș$œȘ.âȘ'«#9«&]«6„«/»«ë«,Ź!/Ź"QŹtŹ(“Ź'ŒŹäŹÿŹ%­8­S­p­9€­ș­)Ë­ő­ź!(źJź bźƒź#ŁźÇźÌźĘźęź1ŻaIŻ(«Ż/ÔŻ°$°<=°<z°=·°%ő°,±#H±#l±±.ź±-ʱ, Č8ČWČvČ"‘Č)ŽČȚČ!őČ.ł Fł%głł(ł+Æł(òł&Ž!BŽdŽ>„Ž5ĂŽùŽ”44”4i”ž”'¶”'Ț”&¶&-¶"T¶w¶%—¶2œ¶;đ¶<,·/i·™·#··2Û·ž!#ž&Ežlž)†ž!°žÒž%íž$č 8čYč2qč1€č)Öč+ș&,ș4Sș%ˆș%źș"Ôș6śș@.»Fo»#¶»0Ú»8 Œ2DŒ.wŒ1ŠŒ2ŰŒ1 œ1=œ.oœ6žœ9Őœ.Ÿ>Ÿ&^Ÿ%…Ÿ'«Ÿ0ÓŸ&ż&+ż-Rż;€ż+Œż+èż*À*?À!jÀ)ŒÀ2¶À1éÀ*Á1FÁ0xÁ0©Á(ÚÁ1Â&5Â&\Â4ƒÂ5žÂ#îÂ6Ă/IĂ!yĂ#›Ă)żĂéĂ5Ä#:Ä#^ÄI‚Ä4ÌÄ Ć "ĆCĆ`Ć!€ĆąĆBŒĆ%ÿĆ<%Æ"bÆ9…Æ!żÆ$áÆ'ÇB.ÇDqÇ"¶Ç/ÙÇ5 È1?È#qÈ$•È0șÈ)ëÈ*É*@É:kÉ=ŠÉ/äÉÊ*2Ê)]Ê:‡ÊCÂÊ%Ë5,Ë'bË(ŠË łË/ÔË/Ì84Ì'mÌ3•Ì-ÉÌ)śÌ5!Í3WÍ3‹Í0żÍ5đÍ6&Î2]ÎAÎ1ÒÎ9Ï/>Ï>nÏ?­Ï@íÏ?.Đ7nĐ>ŠĐ9ćĐ-ŃMŃ+kŃ=—Ń%ŐŃûŃ%Ò3>Ò2rÒ„Ò*ÂÒ-íÒ$Ó@Ó!]ÓÓ ŸÓÀÓ)àÓ Ô(+Ô%TÔ)zÔ!€ÔÆÔćÔŐ%!Ő$GŐlŐ…Ő žŐ"żŐ âŐÖÖ7ÖSÖoք֝֜ÖÒÖïÖÿÖŚ7ŚQŚpŚ)ŠŚ+ŽŚJàŚ#+Ű8OŰˆŰ)ŰÇŰȚŰùŰ)Ù&@Ù gÙ"ˆÙ«ÙÇÙäÙöÙÚ9.ÚhÚ"yÚ!œÚ7ŸÚ7öÚ..Û>]Û>œÛFÛÛJ"Ü@mÜ2źÜ,áÜĘ,Ę9AĘ"{ĘžĘ!»ĘĘĘöĘ6ȚFȚ)YȚ)ƒȚ!­ȚÏȚáȚ(ÿȚf(ߏ߯ßÇßÚßńßà #à;Dà/€à°àÇà&ßàá&á#Eá1iá›á&”áÜá1śá)â#Hâlâ1ˆâșâÏâäâțâă /ă<ăZătă’ă,ŹăÙăXèăZAäœä1¶ä'èäć+ćKć%[ć7ćčćĐćAçć)æ@æWænææ<€æ"áæç.ç@Dç"…çšç#Äç,èç3èIèeè‚èžè”è#Îèòè%é8éIé*]éˆé"€éÇé-Ęé ê!ê&7ê2^ê.‘êÀêÙêőêë-ë&Iëpëë€ëœë"Ûëțëì*ìJì'hìì"­ì)Đì)úì)$íNí_íuí•í Șí5žíîíî3î3Rî†îî»îÓîđîïï2ïIï]ïvï …ï Šï!Çï#éï đ*đJđ hđ‰đŸđ»đŰđíđ%ń%(ńNńkń*Šń”ńŐńòń ò'ò@ò!Zò"|òŸò4žò$íò"ó5óPóió9‰ó=ĂóôôC5ô#yôô;»ôśô ő.#őRőcő$yő#žő ÂőĐőàő)ùő)#ö)Mö+wö*ŁöÎö8àö9ś*Sś~ś9’ś&ÌśJóś6>ű0uű$ŠűËűXéűBù*XùEƒù:Éùú@ú/ZúŠúȘúHœú/ûB6û7yû'±û,Ùûü&$ü"KünüV‹üVâü59ęLoę0Œę#íę ț2ț!Kț+mț™ț·țŚț7őț9-ÿgÿ"ƒÿŠÿ?Ćÿ'-K[-m$›4Àő*/FY o | ˆ ” ž«$Ë#đ+ @ N \fx Ž ˜ ą2źá đü !5K]t”ł'Ä+ì+?U lz™­ÂŰ ô"%6<sŒ ą­ÂȚ+ń+%I.ožŽÇ äò  7D)S}© Ç/è:"S,vŁŒŐè4ț"3 V h  } Š ą Á Ô ă ś    - :  N ,\ ‰ %„ Ë -æ ! "6 5Y  ź Ë +è   /5 -e $“ ž @Ê $ 0 J ] "}    ° Ÿ 0Û  5TGfź Îï($@3e'™4Á!ö(0 Y(z ŁÄ'âU D`-„*Ó"ț)!K)h#’¶Ńë( 3/K8{ Ž)Ő(ÿ'(P.h*—,Âï" 600g˜.¶!ć("Ki.…)ŽȚśBQ*p@› Ü*ę#(2L+«#Ëï 7Wh‚ »%Óù$ > _3€6Ž#ë,-<*j6•Ìâ2(5'^+†1Č:ä9ZY.Ž0ă'<)Q){.„/Ô%9*Jd=ŻAí>/ ;n Ș Č Đ *đ !7!9Q!)‹!.”!ä!ü!(">"!\""~"6Ą"1Ű"8 #!C#"e#!ˆ#Ș#Â##Ę#$$3$L$h$%ƒ$©$É$3é$1%O%g%2|%1Ż%*á% &&&@&\&7m&0„&)Ö&'1'&H'o'…'*„'Đ'*ç'6(I(,[(0ˆ(8č(ò() ,)&M) t) ~) Œ)'™)Á)ß)Dè)-*!L*!n*$*/”* ć*ó*6ü*3+ G+"S+ v+'ƒ+(«+$Ô+)ù+&#,%J,p,-,-Ÿ,.ì, -)-%I-o--Ż- Î-:ï-2*.%]."ƒ.Š.5Â.ű.3/J/4f/!›/œ/%Ę/40)80)b0&Œ0"ł04Ö0* 161R1n1%1!ł1'Ő1"ę10 2,Q2~2š2Ż2AÄ233730L3,}31Ș3Ü3ô3'4<4L4e4({4€4%Ä4ê4ț45 5!25T5t5$5%Č5#Ű5(ü5>%6)d6$Ž6Eł6-ù6.'75V7!Œ7ź7&Ë7:ò7)-8W8@u8¶8Đ8đ8& 9%19W9r99Ș9Ć9â9 ę9):&H:o:Ž:š:DÇ: ;#;!C;e;ƒ;œ;Ž;Î;ì;<-"<P<'j<,’<(ż<8è<0!=2R=…=Ą=ž=Ò=ê=$ț=#>#=>:a>&œ>8Ă>)ü>&?>?Y?t?Œ?5€?Ú?2ï?-"@,P@+}@©@$À@/ć@1AGA0ZA0‹AŒAÛAùAB-B,ABInB,žBćBDúB?C1FCxCCšC'ÁC5éC3D!SD,uD2ąD(ŐD@țD>?E3~E"ČE'ŐE'ęE)%FJOFFšF@áFJ"G/mG1G:ÏG6 H1AH(sH4œH6ŃH8I4AI4vI/«IFÛI="J#`J%„J&ȘJ ŃJ"ÜJ0ÿJ&0K"WK2zK+­K%ÙK#ÿK5#L!YL+{L §LłLÍLZëLFM']M…MM,°MCĘM%!NGN<cN N3șNMîN V^4•^9Ê^7_'<_2d_"—_rș_'-`8U`+Ž`"ș`#Ę`,a+.a@Za5›a6Ńa4b=b%]b7ƒb)»b-ćbc>c5Xc8Žc/Çc-śc*%d0Pd0d6Čd2éd;e Xe&ye3 eÔećeff*/f$Zf3f3łfçfúf' g"2g#Ug+yg,„g#Ògög,h 5hVhrh*h»hÍh1ćhi%7i]iwi’iŹiĆiăi%űij%:j*`j0‹jŒj%Ńj,śj1$k:Vk!‘k%łk<Ùk<l.Sl!‚l€lÁlȚl=śl5m*Qm7|mŽm!Đmòm" n%0n Vncn+sn!ŸnÁn%Ün.o 1oRoko o o!Œo"Țopp!;p]pwp!”p#¶p)Úp-q+2q+^q5Šq4Àq%őq/rKrbrqr,Žr#»rßrùr3s Is%Ws!}sŸs+čsćstt7tQt#qt'•t'œt0ćtuu;uXuxu‘uąu"łuÖuéue vov„vŁvFŽvSûvdOwŽwÆwáw$ùwx3xKxexx$šxżxÙxőx y'y?y!Pyry'„y0Źy ĘyGțyFz Yz#zz%žz'Äzìz {{F6{}{–{«{É{à{ï{||)|"=|`|s|ˆ|›|±|Ì|Ać|'})=}$g}$Œ}!±} Ó}'ô}2~O~!f~ˆ~ ~ż~%Ó~ù~+C_| ›ŒÛù €!€:€+T€-€€=ź€ì€6*?j …Š*/í ‚?>‚~‚:”‚ς í‚.ƒ=ƒOƒhƒ|ƒ–ƒŻƒ"Ƀìƒ „$„C„b„|„˜„ł„ф0ï„1 …+R…!~… …Œ…"ۅ"û…%†D†.Z†"‰†Ź†ʆ%ä† ‡!‡@‡)]‡‡‡ą‡"¶‡ه!đ‡*ˆ=ˆ"Yˆ$|ˆĄˆÁˆàˆóˆ ‰$‰@‰3[‰'‰!·‰ىù‰% Š3ŠHŠ_Š,ŠŹŠœŠϊàŠòŠ‹‹&‹8‹ K‹Y‹h‹w‹ˆ‹—‹Š‹·‹ȋًè‹ű‹ ŒŒ,Œ>ŒPŒbŒsŒ…Œ—Œ©ŒœŒ͌ȚŒïŒ$3DSduˆ™­č܍ôŽŽ %Ž-3Ž)aŽ‹Ž,Ž+ʎ0öŽ0'X2q1€&֏ꏐ1N1U‡$§)̐ö) ‘"7‘ Z‘{‘!š‘,Œ‘"é‘" ’,/’3\’,’(œ’'æ’b“q“„““ œ“ Ț“!ÿ“!”9A”{”””P©”ú”•3(•H\•9„•ߕÿ•&–.A–<p–1­–0ߖ+—A<—%~—-€—'җ:ú—%5˜[˜!t˜(–˜"ż˜)â˜4 ™-A™o™†™#š™FŸ™Dš#Jš+nššš,·šäšűőš<îœ+AWYbž$hžžŁžžžΞćž1țž0Ÿƒ?ŸĂ É€CÙ€H„Rf„Dč„;ț„J:ŠI…Š7ÏŠN§NV§=„§Mă§61š"hš9‹š>Ćš#©X(©©Kž©-ê©3Ș3LȘ4€Ș>”Ș[ôȘP«hn«8Ś«CŹ]TŹČ­Á­Ç­Û­?ś­X7źNźHßź‡(Ż’°ŻnC°BČ°Yő°NO±Iž±'è±ČC-Č5qČ6§Č1ȚČBłWSł*«łAÖłOŽUhŽ<ŸŽ©ûŽŽ„”m4¶Íą¶op·à·žž?3žnsžâž7űž40č)eč2čÂč#Ęčș ș &ș/2ș&bș‰ș$ ș*ĆșDđșd5»oš»H Œ9SŒŒK+œawœNÙœ?(Ÿ5hŸSžŸLòŸM?ż4żEÂżCÀĄLÀ<îÀE+ÁHqÁDșÁLÿÁILĂM–ĂBäĂ>'ÄTfÄ'»ÄUăÄ@9ĆBzĆHœĆCÆ'JÆjrÆÜĘƏșÇ=JÈ/ˆÈLžÈ?ÉIEÉ<É'ÌÉ=ôÉE2ÊLxÊlĆÊ52Ë0hË;™Ë6ŐËF ÌRSÌCŠÌXêÌ4CÍ€xÍ ÎO'ÎOwÎOÇÎbÏWzÏ.ÒÏDŃcFŃ˜ȘŃCCÒ%‡Ò”­ÒIBÓoŒÓ}üÓìzÔFgŐPźŐ@ÿŚ$@ŰFeŰoŹŰHÙ=eÙ=ŁÙ7áÙ—Ú>±Ú5đÚ>&Û_eÛ:ĆÛ,Ü6-Ü"dÜA‡Ü]ÉÜ'Ę9§Ę&áĘ4Ț/=ȚšmȚĆßłÎß@‚à7ĂàĄûàWá7őál-â<šâ7Śâ6ă7Fă2~ă ±ăHÒăFäBbä@„äæä/ć00ćCać7„ćĘć>ńć 0æ/=æmæ#|æ% æ Ææ@Ôæ7ç6Mçb„çƒçç@kè•Źè›BéKȚéo*ê.šê,ÉêöêZë0qëCąëŰæëqżìo1í@Ąí[âí.>î@mîêźî1™ï2Ëï3țï32đ5fđ2œđ5Ïđ-ńŻ3ńTăńU8òŽòIȘòeôòEZóO ó|đó môSŽôâôWőTYő/źő‹ȚőCjöGźö'ööEśKdśJ°śCûś'?ű'gűLűoÜűLù~_ú1Țûü ü(!ü%Jü!pü&’ü%čü:ßü#ę%>ę%dę%Šę%°ę%Öę#üę# țDț&Tț*{țŻŠț4Vÿ5‹ÿ3Áÿ$őÿ4-O$}ą&Âé:@Vt™Ą(©'Ò)ú($3M*#Ź*Đ1û3-:a#œ2À8ó", O]uyˆš(·"à!<M0j,›'È)đ&7A,y Š&Çî! ,.[>q°:Ê'[-[‰#ć5 ? CU ™ (š %Ń 9ś  1 %< b $ 6Š Ę oö pf +Ś  ! ': Eb Nš Qś <I A† ;È 78<@uV¶h CvDș6ÿ66*mE˜Țí579H6‚ čÚHëK4€Jè(,(U~”#Ź"Đ8ó,(>gx‹œ&ŹÓâHê3E;\(˜Á&ß9@+_ ‹>Ź<ë,(&U*|6§DȚ #Dd/f&–"œAà$"IGŠ‘ 8%C'iq‘?/C/swŁ6"6R"6‰"6À"6ś"6.#ee#dË#>0$Ło$W%9k%8„%2Ț%U&1g&J™&aä&?F'K†'PÒ'9#(B](- (>Î(M )U[)M±)Wÿ)WW*QŻ*5+@7+Ex+HŸ+J,GR,Gš,;â,@-_-6{-,Č-Áß-ƒĄ1ƒ%2K©2Iő2e?3K„3Iń3J;4o†6Éö6WÀ:);bB;k„;%<ˆ7<|À<ƒ==”Á=MV>G€>dì>*Q?a|?MȚ?J,@Ow@QÇ@,A-FA6tAC«A7ïAC'B1kBXB<öBV3C<ŠC<ÇC<D<ADW~D>ÖDLE*bE:E>ÈE=FAEFd‡FGìF24GEgGG­GJőG*@H:kHeŠHF ILSI… I!&JMHJA–J%ŰJțJK&K'9K4aK–K$¶K%ÛKL'!L3IL%}L3ŁL;ŚLM'M7?MwM,—M3ÄM4űM:-NhN$…N2ȘN3ĘNO&O"FV…VŁV0ŸV=ïV'-W'UW}WšW!čW#ÛW$ÿW$X$5XZXtX7ŠX ÂXăXűXY3+Y(_Y8ˆY%ÁY çYZ)Z4HZ;}Z1čZ2ëZ5[/T[„[•[0©[AÚ[?\@\\@\Ț\ü\!]!<]^]r]5]&Ă]ê]/ ^:^-T^‚^$ ^0Ć^$ö^%_6A_0x_4©_4Ț_`)`7>`9v`;°`8ì`$%aJaba7wa<Ża9ìa1&b-Xb#†b:Șb6ćb2cOcRcc3¶cêcd6d;Od8‹d;Äd8e9eVeuee<že9Ûe6f6Lfƒfąf9Àf:úf>5gtg;g8Ëg1h76h2nh&ĄhÈhAçh;)i0eiQ–iKèi/4jdj)wj Ąj1Âj%ôjJk=ek"Łk(Æk&ïk(l%?l/elM•l-ăl<m(NmCwm+»m(çm%n16n4hnBn.àn'o(7o8`o(™o(Âo.ëo p;p"[p~p“p1łpćpüpq%q;qYqtq)‘q&»q(âq r(rEr;cr0Ÿr,Đr'ęr(%s,Ns{s0šs0Ës,üs#)tKMt*™tÄtwÊt/BuUru)Èu4òu4'v¶\vw(w 1w5;wqw+zw.Šw'Őw=ęw.;x-jx>˜xMŚx,%yBRy-•y1Ăy-őy#z7zMz<Qz&Žz+”z áz{W{u{É{#M>q,°)ʁ2‚6:‚2q‚j€‚Sƒcƒ)ƒJ«ƒMöƒ&D„#k„„Ź„ʄ ê„! …b-….†Wż†6‡(N‡w‡A‡-χ@ę‡>ˆ^ˆ)uˆ*Ÿˆ2ʈ3ęˆ81‰6j‰Ą‰Mč‰4Š <Š+IŠLuŠ)ŠìŠęŠ!‹!?‹&a‹ˆ‹%ą‹$ȋí‹>ŒDŒcŒ&Œ$šŒ͌ìŒ ;*f*…*°ۍ(ű=!Ž_Ž.pŽ2ŸŽ&ҎùŽ+@Wq+#č'ʏ"B[pC!Ɛ ç5‘>‘V‘@v‘,·‘ä‘’1’5P’$†’«’8ƒ ÿ’: “[“t“$‹“8°“é“8 ”B”!`”:‚”Aœ”:ÿ”B:•'}•„•(Ÿ•5ç•(–6F–2}–F°–+ś–'#—;K—0‡—@ž—&ù—K ˜@l˜C­˜2ń˜>$™*c™)Ž™ž™Ι&ë™.š'Ašiš‡šĄš5Àš'öš*›I›$i›&Ž›'”›8ʛ;œRœ+nœ3šœ+Μ+úœ9&4`2•+ȝ,ô!ž7ž=Qž<ž̞àž%óž4Ÿ$NŸ%sŸ™ŸI”Ÿ0ÿŸM0 E~ 0Ä /ő 0%Ą:VĄ5‘Ą1ÇĄ+ùĄ,%ą2Rą@…ą?Æą3Łd:ŁŸ€ ż€6Í€"„,'„T„Xh„$Á„,æ„,Š6@ŠDwŠ#ŒŠàŠ$ÿŠ$§'D§!l§9Ž§)ȧ:ò§P-š~š)“š&œšäšÿš"©@©(^©‡©„©Ÿ©=Ś©GȘ ]Ș+jȘ –Ș#€ȘÈȘ1ÙȘ «#«#5«9Y«*“«BŸ«;Ź=ŹRŹgŹ|Ź‘Ź'ŠŹÎŹ&ìŹ#­A7­y­™­%č­ß­ț­ź0źPźnź,‰ź<¶ź"óź.Ż.EŻ6tŻ«Ż1ËŻ.ęŻ$,°'Q°y°6°Ç°3Ï°±'±,@±m±1±1ł±ć±ČČ9"Č1\Č#ŽČČČ5ÁČ;śČ=3łqł&ƒł'Șł%Òł!űłCŽ3^Ž,’Ž8żŽ;űŽ64”Hk”;Ž”,đ”6¶FT¶F›¶Lâ¶6/·Af·8š·9á·+ž%Gž mž@ŽžÏž?éž,)č9Vč,č-œčLëč!8ș"ZŒz}ŒűŒ; œ9Fœ€œ ™œșœ@ŰœŸ 7Ÿ-XŸ †Ÿ§Ÿ"ÇŸ(êŸ2ż-Fż&tż4›ż9Đż& À/1À1aÀ3“ÀÇÀ$áĂƒÄiŠÄlôÄ5aĆ>—Ć,ÖĆ/Æ63Æ3jÆ.žÆ'ÍÆIőÆ*?ÇjÇ)†ÇG°Ç5űÇB.È3qÈ„È>ĆÈ6É;É$WÉ|ɐÉ*„ÉĐÉGçÉ_/Ê0Ê4ÀÊ1őÊ8'Ë3`Ë5”ËGÊËeÌXxÌCŃÌ-Í.CÍ?rÍ6ČÍ6éÍ3 Î0TÎ7…Î3œÎ,ńÎ5Ï9TÏ6ŽÏPĆÏ"Đ:9Đ5tĐLȘĐ śĐ;Ń0TŃ;…Ń<ÁŃ;țŃ;:Ò/vÒ;ŠÒ/âÒ:Ó:MÓ$ˆÓ-­Ó8ÛÓÔ.ÔMÔ&hÔ'Ô6·Ô1îÔ Ő!:Ő\Ő=qŐCŻŐ(óŐQÖnÖ/Ö7œÖ<őÖ92Ś[lŚ'ÈŚđŚ7śŚ//Ű;_Ű=›Ű9ÙŰ9Ù9MÙ;‡Ù:ĂÙ.țÙ--Ú'[Ú%ƒÚ.©Ú4ŰÚ ÛȘ*ÛöŐÛ-ÌÜ9úÜ!4ĘDVĘ'›Ę>ĂĘ0Ț+3ȚG_Ț@§Ț,èȚ/ߌEßpÒß#Càgà#‡à«à1Èà"úàá";á+^á"Šá(­á/Öá=â2DâwâŠâEąâèâ1ă"7ăZă4xă4­ă-âă9ä)JäItä2Ÿä!ńä"ć(6ć&_ć2†ć*čć%äć7 æ&Bæiæ…æ„æŸæÚæòæ#ç!4çVç#qç&•ç*Œç.çç&è)=è$gèŒè%«è3Ńè'é"-éPékéé1›é+Íéùé#ê=ê$ZêêŸê'œê(ćê+ë#:ë^ë~ë/˜ëÈë/äëHì]ì|ì)Žìžì(Őì țìí<í!Ní1píąíșí"Úí5ęí53îiî#†î8Șîăîúîï21ï"dï‡ïĄï”ï Ćïæï6țï&5đ\đ%zđ5 đ9Öđń#ń9ńTńqńGń!Űńúńò:òYòxò—ò-¶ò*äò-ó,=ó,jó<—ó!Ôó#öó&ôAô`ôsô+Œô3žô7ìôA$őfő ~ő"Ÿő%Âő*èő1ö.Eö3töAšö1êöś%9ś<_śœś»ś7Óś ű,ű)Iű<sű0°ű áű-ù$0ùUù0nùAŸùBáùE$ú>jú7©ú(áú' û2û)Dû4nû6ŁûpÚûKę&hę*ęșęÁț#Üț$ÿ%ÿ"§ÿ=Êÿ+(4 ]7~¶$Òś%$6#[$#€$È4í8"1[ Ź5Í4GVqŠ“„Â$Óű%  0>Vg9„7Ÿ ö/G6gžœ#Îò < !N 4p C„ é ę  E2 7x -° 3Ț 3 &F +m ™<ž'őF_dÄ;â3<M.Š6čđ!;V1t#Š8Ê).Xw—Š-Ăń$*@k'Š>Č&ń- Ij'™$Á æ2ôD'!l$Ž/ł>ă*"=M>‹=Ê8A*`(‹)Ž'Ț('/DW(œĆBÜFFfF­ô7+;3g6›&Ò3ù&-%T'z&ąÉ(á/ .:#i;É0é0>K*ŠE”0û1,-^)Œ-¶-ä+ > V \ä"-A#,o#Mœ#.ê#!$;$FX$<Ÿ$ Ü$\ę$&Z%1%6ł%6ê%)!&'K&)s&4&9Ò&: '6G'c~'©â'=Œ(>Ê(< )F)])p)…)Ą)Ič)O*6S*>Š*2É*.ü*++0=+n++/Ź+ Ü+ę+7,J,;e,<Ą,CȚ,%"-%H- n-1-3Á-ő-ű-. .›.-Ž/â/01"0&T0 {0œ0,1H1#`1$„1=©1ç1@2!C2'e2'2#”2FÙ24 38U3Ž3Gź31ö37(42`4)“4?œ4*ę4(5>C5+‚5<ź5(ë56$26W62l82Ÿ8,Ò85ÿ8!59W93g9›9 »9,Ü9" : ,:M:m:Š:OŸ:Oï:>?;.~;)­;AŚ;O<:i<4€<?Ù<M=?g=N§=Oö=4F>#{>hŸ>*?(3?'\?>„?+Ă?/ï?6@"V@4y@@ź@'ï@FA4^A"“A¶A1ÇAùA B1&BXBsB4B"ÂB3ćBC.C=C4ZC2CEÂCJD"SD-vD6€D)ÛDE#E"?E0bE“E4ȘE4ßE*F?F+YF+…F±FŃF*ńF5G‡RGÚG,jHm—H6I8W!UW wW˜WŹWÆW!ŚWùWX.XDX[XrX.‚X#±XŐX2đX#Y@Y(ZY1ƒY"”Y"ŰYûY# Z 1Z*b4ib4žb7Ób9 cIEc>c>Îc d+dƒId&Íd7ôd),e3VeGŠeHÒe f0Íi= j5Jj4€j4”j6êj5!k#WkA{k%œk0ăk0l0El$vl0›l$Ìl0ńl#"m"Fm"im"ŒmŻm…Îm›TnLđn=o Vom`ogÎom6p.€p2Óp8q7?q7wq7Żq8çq2 r6SrŠr€rÄrȚr:țr*9s,ds/‘s(ÁsDêsL/t4|t4±tæt*üt*'uRu?đu<0v$mv)’v%Œv+âv'w16w,hw,•wCÂw9xE@xE†x9Ìx)y0y Ny(oy˜y·y,Óy!z)"z*Lz(wzQ z%òz${"={<`{'{&Ć{-ì{6|-Q|*|Ș|GÈ|(}39}:m}(š}Ń}à}ï}) ~&5~)\~(†~4Ż~Aä~)&)P-z9š6âG€0a€%’€(ž€á€5ÿ€75&m ”?”+ő'!‚I‚]‚r‚ˆ‚ž‚Ȃ9ǂƒ,ƒ&Iƒpƒ Žƒ*šƒ&ƃ ìƒ „,„I„f„mƒ„ń„…1…>Q… …A±…1ó…%%†GK†Q“†7憇?8‡6x‡Ż‡ɇ!Ț‡%ˆ!&ˆIHˆ’ˆŹˆ6Áˆ,űˆ%‰D‰c‰1€‰-ȉvà‰/WŠ0‡Š>žŠCśŠ8;‹!t‹(–‹+ż‹5ë‹7!ŒYŒ(yŒ+ąŒ-Ό6üŒ>3*rV,ô!Ž>ŽXŽqŽŒŽ„ŽƎʎ6őŽ@,>m@Ź>í:,<g€»%Ś'ę'%‘%M‘s‘)†‘'°‘=ۑ#’$:’#_’ƒ’ą’-ż’4í’"“2;“$n“)““œ“Гè“-”+3”$_”"„”-§”:Ք7•/H•x•–•ł•ϕ*ă•!–0–)P–>z–3č–Ií–H7—€—#Ÿ—+×+ï—6˜'R˜3z˜#ź˜Ҙ#,™2G™'z™ą™č™Йë™ š&šDCš5ˆšŸšٚ đš.›(@›i›'{›/Ł›+ӛÿ›œ.œIœcœƒœ<Ąœ<Țœ==Y>—h֝;?ž"{ž!žžÀž,àž! Ÿ-/Ÿ#]Ÿ.Ÿ°Ÿ ȟJéŸI4 )~ !š Ê Ù ó Ą=#Ą,aĄ@ŽĄGÏĄ8ąPąoą%ą”ą,Íą-úą"(Ł-KŁyŁ$™ŁŸŁ3ÖŁ €#%€+I€u€)€$č€<Ț€ „1<„,n„2›„$΄0ó„B$ŠgŠƒŠ) Š*ÊŠ!őŠ5§*M§x§:“§*Χ*ù§/$šFTš"›šŸšÖšđš©©=©JW©ą©?·©†ś©1~Ș°ȘĆȘÛȘúȘ4«0H«#y««%ł«.Ù«2Ź>;Ź$zŹŸŹ'¶Ź!ȚŹ=­>­X­2t­1§­%Ù­+ÿ­@+ź.lź3›ź*Ïź)úź$Ż1?Ż3qŻ…„ŻB+°Bn°,±°5Ț°±54±=j±0š±#Ù±,ę±A*Č'lČ”Č"ČČ3ŐČM ł(Wł0€ł%±ł1Śł6 ŽH@Ž‰Ž:ŠŽ!áŽ;”+?”9k”1„”=Ś”$¶;:¶v¶(“¶3Œ¶@đ¶A1·9s·+­·7Ù·)ž9;ž*už- ž1Ξ<č7=č?uč5”č;ëč6'ș^șoș"ˆș'«ș&Óș!úș»&<»'c»$‹»°»Ä»$Û»0Œ%1ŒWŒ8sŒ5ŹŒ'⌠œ"œu<œ"Čœ*Őœ2Ÿ03Ÿ0dŸ0•Ÿ(ÆŸ#ïŸ%ż"9ż\ż1zżŹżĂż7Ûż0ÀDÀ'\À„À3 ÀÔÀ9êÀ1$Á VÁdÁ8yÁ:ČÁ'íÁÂ)/Â&YÂ#€Â€Â)ĂÂ(íÂ+Ă%BĂ/hĂ,˜ĂĆĂ ÙĂ0æĂ0Ä)HÄ?rÄMČÄ;Ć<Ć2KĆ ~ĆŸĆ+ŒĆèĆ-Æ(0Æ0YÆŠÆ2„Æ3ŰÆ ÇAÇ;ZÇ1–Ç7ÈÇ1ÈC2È7vÈFźÈ'őÈ#É9AÉ0{É ŹÉNÍÉIÊfÊ2ƒÊ8¶Ê8ïÊ/(Ë&XË:ËșËŰË8ńË**Ì)UÌDÌCÄÌEÍENÍ”ÍJ±Í'üÍ$Î6Î,HÎUuÎ&ËÎ:òÎ!-Ï)OÏ(yÏąÏ”ÏÉÏßÏûÏĐ$;Đ`ĐyĐŒĐ Đ2żĐòĐ% Ń/Ń#IŃmŃ/…Ń6”ŃìŃ"Ò#ÒCÒ#_ÒƒÒ/™ÒÉÒ+áÒ Ó Ó'Ó>Ó[Ó'kÓ'“Ó3»Ó/ïÓ*Ô0JÔ4{Ô3°ÔäÔ"űÔŐ7ŐNŐnŐ,…ŐČŐ'ÂŐ%êŐ(Ö"9Ö\ÖHvÖ/żÖïÖ1Ś8Ś JŚkŚ…ŚŁŚ*ŸŚéŚŰ"ŰC5Ű.yŰšŰ#ĂŰ çŰÙ!Ù)=Ù#gÙ‹Ù&©Ù=ĐÙ7Ú'FÚ-nÚ/œÚ&ÌÚ'óÚ#ÛA?ÛLÛÎÛ9êÛ%$Ü)JÜCtÜ1žÜ)êÜĘ)Ę#GĘEkʱĘÄĘ.ăĘȚ.Ț0DȚuȚEȚÖȚńȚßJßNhß·ßÆßßß îß0üß?-àBmà'°à/Űàá.&áHUá8žá*Śá*â0-â%^â*„â2Żâ2ââ#ă9ă9Oă2‰ăŒăËăêă ää11ä1cä•ä«äËä'ëäć/ć+Ić#uć=™ć=Ść4æ<Jæ‡æ  æ Źæ žæÄæ#Üæ/ç/0ç`ç<vç0łç#äç$è.-è/\è;Œè5Èè"țè3!é7Ué=é;Ëéê+ ê,Lê?yê3čêíê2ë6ëÔë%Úë+ì,ìBì[ìx슑ì‹í3ší5ÜíWîVjî#Áî/ćîï4ïRïDpï>”ïôï1đ!Fđ*hđ)“đ?œđ$ęđ"ń=ń%Nńtń ‹ń&˜ńeżń(%òNòVòvòò+šò)Ôòțò!ó@ó>_ó8žó$Śóüóô*ô7;ôIsô'œôćôő%$ő-Jőxő+•őÁőÓőQđő8Bö!{öö-œöJëöK6ś.‚ś!±ś-Óś%ű'űLBű%ű.”ű!äű$ù*+ù<VùX“ù6ìù?#ú0cú>”úMÓú!û.Aû6pû(§û<Đû- ü.;ü)jüB”ü5Śü ę3(ę"\ę"ę(ąę-Ëę'ùę!ț>ț'Qțyț–ț¶țAÉț ÿ5 ÿVÿrÿ&ÿ¶ÿ#Đÿ*ôÿ-MR$gŒ5Ź_â'B3j žżGßF'Hn6·.î((F&o0–/Ç-ś%D`!y1›Í+ê6'M%u›2­5à2*I+t( JÉJ$_%„CȘCî2'P'x$ &Ć,ì "6 9Y =“ ;Ń 8 "F &i 3 Ä (à '  1 3R "† © ,È +ő $! F =_ < (Ú 7 %; 7a '™ 'Á #é = LKE˜"Ț4=66t2«5Ț65K52·7ê:"2]*°(Û136,j,—8Ä7ę-5)c,,ș#ç, 487m)„0Ï344(i6’0É'ú9"?\!œ8Ÿ(ś# %D'j’=ź)ì!D86}%Ž%Ú!&"'IqE-Ó>!@2b%•%»)áB IN)˜1Â6ô@+(l)•4ż.ô.#.RJDÌ1C8_2˜;ËK!S0u+Š&Ò#ù6 7T ?Œ !Ì ,î ,!%H!2n!/Ą!/Ń!-"1/"4a"4–"CË"0#@@#.#B°#Có#D7$C|$?À$G%@H%,‰%$¶%)Û%@&$F&k&!‰&0«&7Ü&',2'._'(Ž' ·'%Ű'#ț'$"(#G(-k($™(,Ÿ()ë(-)%C)"i) Œ)"­))Đ)!ú)*7*N*"n*‘*°*!Ć*ç*+ +4+N+m+ƒ+ +Ż+Ê+æ+ț+,*3,1^,S,$ä,> -H-)\-†-š-ș-.Ö-#.).G.g.€.œ.­.Ê.Aä.&/'7/$_/:„/:ż/4ú/B/0Cr0K¶0M1CP13”1,È1#ő12H02&y2 2&Ÿ2ć2ÿ2:3S3.d3&“3ș3Ö3î3#4f*4‘4Ș4Ä4Ś4'ì45&5:D505°5É5-ä5"6 56+V64‚6·6%Đ6ö6=7P7#m7 ‘71Č7ä7ę7838'I8q8€88·8Ô8/î89V.9\…9â92ü9./: ^:2l:Ÿ:*°:FÛ:";8;HN;—;°;É;â;<C<'\<„<8—<RĐ<,#=P=*n=4™=;Î= >$>?>\>x>">ł>(Ò>û> ?4"?W?%p?–?/Ź?Ü?ń?+@74@/l@œ@Ž@Ï@ê@A- ANAjA…A!œA)ŸAèAB$BDB0cB!”B'¶B4ȚB4C-HCvC‡C ĄCÂC ÜC8êC#D9D,SD8€DčD!ÎDđD!E)EdI)ŁI$ÍIòIJ'/J7WJ6JÆJăJEK&FK(mKR–KéKL5'L]LtL,‹L'žLàLïLM0M)OM,yM4ŠM4ÛMNB$NAgN3©NĘNCöN':OLbO4ŻO5äO+PFPV^P”P+ËPHśPA@Q‚QJ•Q+àQ* R7RJJR2•R>ÈR/S(7S9`S(šS'ĂS'ëSTX3TXŒT6ćTJU.gU$–U(»UäU$ÿU0$V*UV!€V%ąV<ÈV:W@W!_WWG W0èWX5XFX.[X!ŠX9ŹXæX,űX%Y>YSYkY{YŠY™Y ąY&źY#ŐY!ùY'Z CZ PZ]ZfZyZ’Z›Z€Z8łZìZțZ [,[;[U[m[~[”[Ż[Î[&Ț[.\4\D\X\n\ „\(‘\ș\Ô\ï\ ] $]"1]T]2m] ]¶] Î]Ű]î]^%^%C^i^;‰^Ć^Ț^đ^ __/_C_ Z_f_&v__Ź_Ç_&ä_4 `B@`&ƒ`1Ș`Ü`ï` a#a6;a!ra”a§așaÉaàaûabb0b CbOb fbqb ‚b3bÄb-Țb c$)c Ncoc6ŒcĂcßcęc0dLd2id8œd(ŐdțdGe/\eŒeŹe%Ÿe&äe ff -f+NfzfŽfŠf ÆfGÔfg*Ș#WȘ&{Ș'ąȘ ÊȘ*ÖȘ4«*6«-a«6«.Æ«'ő«%Ź6CŹ(zŹ/ŁŹ ÓŹȚŹùŹ^­u­7­È­â­0û­C,ź'pź˜źFłź$úź4ŻNTŻ-ŁŻŃŻ"ìŻ<°4L°D°!Æ° è°B ±&L±s±Bz±4œ±(ò±;Č0WČ)ˆČeČČ+łDł*ał)Œł)¶ł2àł0Ž1DŽvŽUŠŽ(àŽ# ”-”3?”.s”/ą”,Ò”+ÿ”5+¶a¶}¶0•¶ƶBÚ¶6·T·,q·ž·:œ·;ű·'4ž \ž/}ž,­ž$Úž3ÿž 3č3Tč&ˆč7Żč5çč'ș(Eș*nș™șC¶ș6úș1».:»i» ˆ»9©»:ă» Œ$(Œ!MŒoŒ…Œ)šŒ)ÄŒ1îŒ- œ&Nœ,uœ-ąœ,Đœ&ęœ)$ŸNŸ2nŸ-ĄŸ+ÏŸ\ûŸ+Xż„żążNșż" À.,À@[À7œÀ;ÔÀ8Á-IÁ/wÁ+§Á{ÓÁ)OÂAyÂ3»ÂïÂ!Ă)1Ă)[ĂJ…Ă=ĐĂAÄ9PÄ"ŠÄ-­Ä;ÛÄ4Ć7LĆ„ĆF‹Ć=ÒĆCÆ0TÆ.…Æ0ŽÆ<ćÆ2"Ç:UÇ5ÇJÆÇ+È(=È0fÈ—ÈȘÈÊÈâÈ-ûÈ,)É<VÉ<“ÉĐÉćÉ,śÉ&$Ê'KÊ/sÊ0ŁÊ/ÔÊË9Ë&TË%{Ë!ĄË*ĂËîËÌ>!Ì%`̟̆̌ÌÚÌśÌ$Í<Í%XÍ ~Í,ŸÍ0ÌÍ3ęÍ1Î'NÎ$vÎ+›Î;ÇÎ%Ï1)Ï9[Ï<•Ï4ÒÏ"Đ*ĐDĐ_ĐFzĐÁĐ%ĘĐ2Ń6Ń!PŃrŃ"‹Ń%źŃÔŃ æŃ)ôŃ$Ò"CÒ*fÒ7‘Ò&ÉÒđÒ ÓÓ8ÓRÓqÓ%‘Ó%·ÓĘÓúÓÔ"1ÔTÔ)tÔ&žÔ+ĆÔ(ńÔ8Ő6SŐ!ŠŐ,ŹŐÙŐ êŐśŐ%Ö$;Ö`ÖwÖ/‘Ö ÁÖ)ÏÖ%ùÖŚ37ŚkŚ‹ŚąŚÀŚ$ȚŚ#Ű('Ű(PŰ;yŰ”ŰŒŰÜŰ"űŰÙ8ÙLÙ`Ù~Ù"”Ùd·ÙÚ0ÚPÚD`ÚR„ÚcűÚ\ÛqۍÛ#­ÛŃÛăÛűÛÜ.Ü$JÜoÜ†ÜąÜŒÜÓÜđÜ'Ę,Ę7<Ę2tʧĘ@ĂĘȚȚ<Ț!\Ț~ȚšȚ¶ȚÊȚLćȚ2ßNß$`ß…ß ŸßŹßÂßÒßèß&țß%à6àMà_àvàà@©àêà/á*1á$\á"á#€á&Èá.ïáâ(1âZâuââ,ąâÏâèâă!!ăCă ^ă&ă ŠăÇăæățăä&ä4?ä:täEŻäőä/ ć*:ćeć}ćœć/Čć*âć æ>+æjæ6|æłæĐæ&ïæ ç$ç 7çDç[çrç†çŁçÀçÚçśçè"è:èNèmè'‰è>±è'đè"é;é%Té)zé)€é&Îéőé0 ê%>êdê!„ê#ŠêÊê&æê ë,.ë[ëuë!ŠëŹë!Çë1éëì%:ì'`ì"ˆì«ìÉì%Úì+í,,í+Yí2…í0žíéí î(î"<î_îqî!Žî-°îȚîóî ïï4ïIï_ïtïŠïĄïłïÆïÙïîïđđ)đ>đSđfđzđđ„đșđĐđæđüđń'ń=ńSńkńń”ń©ńżńÓńêńęńò%ò:òOòfò{ò“òźòÊòæòûòó#ó<5ó2ró„ó7·ó5ïóB%ôBhô"«ô=Îô< ő1Iő {ő!œő Ÿő ßőKêő(6ö1_ö7‘öÉö*çö%ś#8ś!\ś'~ś1Šś)Űś'ű5*ű;`ű4œű(Ńű'úűm"ùùȘù!Êù#ìù#ú04ú"eú6ˆúżúÜúOôúDû[û6tûG«û;óû"/üRü$lü0‘üKÂü<ę:Kę-†ę=Žę3òę7&ț,^ț=‹ț+Éțőț! ÿ*+ÿ Vÿ(wÿ8 ÿ-Ùÿ"'=\eN -2+`+Œ žê ò@ • 1eD=7 v a E > H ü{Źü «†42ó l ` Ï–ƒ NąŸŚ *=áá*]š Ă!FëÉ ~ ž6 . Ù ˆÜ Ÿ s Š »yb Ó>F  ˜IŸ ­™K ‹6·Á€ Gn ÍÓdđî #ŐÄž č $ûÈDÀ±À4Mçsíú ù€„7ł] * \ Bc žy'W đ3zŚ« j$âŠkfH “"à/ę e˜ę é 3 č”â|· ž Š „ p~Ú9 îPd|~ę‡g˜š Sé^ČT ƒ ä' t úv Ÿm *0ì… m”I I8ő‰ ( /l& ‰VÄ ÉśșŐ ăUúaŠ  ”O F {y|ÔRŠś rŐÏß ë;&{>gȘ‹*c˜u úšű”­ïđ ‡Çk BçęA ń‚ ĘÖĂńÿ°s } M Đ Œ + h < Ł o­ Ò ‰ oìûjÛ˜i5   ű é Ú ˆ {uŁțÙ ÆĆńq zn ÆIò* ·Î\Ł$ŸőœŹë+·- Ű z °ÖAc‹Š —)sL Q ’% ) ˜ûțĘä ”ŽŻ *›‡âÖ Pù' Ă E . Šàç• Ö ś9Đą‡8yN °F– ç  – =„Ź Çè ĆÈ Ł Á ČU ìA œ yłŒâ CìÂÌ ! <Ì7ÔȘ › P™q8?ì œ ƒu Șźžf - w}8 ś+ôțDDÄ ęțS Ê;h'Ü› E Z`„ Â| Î Č €ì jšÖL<Š]›]N‚ x” v Ÿ:  ![B@ ö Ë ”Öüżù ő”ü§Ë?y«ł^1 u\ 8č¶A ê ÿ©Q GÉU:i•Ă0Ă „… uCÁôá$ Q °ś07 ŁŸ?CöOv šoĆś E8 R銆 i" 6FĘj yî · ˜]u§" óčm 7 PĂuđ ; ± ` HöÙ(đP/”-áF 95Ę  ČŰbšŰ bÖR ÙȚû šŻ˜ š4 ( x0Í  ­ iŸ˜ Y ŰĆćđ eűR ;| R ž  ˆU?/ż ì 0#‰$fs   € §p Âäj Mœăk [ ·Új ŁŃ#  HeÚ‡™?ŒĆ|Ê l 3 @5 tš|Ę Æ «„WŐ †h C žK Ÿ Ć  ńA’ä ęnK p ÁU1Ì - :. G @ <v± ąŽûÄ…ÙnzB ț sĘ m ó žêKö ÁaËr < ¶ © W ±Ăjț âUż2 ą )ŠÏš–ću0 z¶”Ž†á š »¶ ÄÖÌY VnN S( 1ż™[Œș › w}NÛŠ"4ČSàZ mZÆÿ‘Ü ÚXő\ŹivQ   “ zȘ9ĄM` ù >œ2â ,‰sL Ž@ùŸ | ß ‘)ž „ f‹“ȚDB" Đ!§ ᣛ ò ê—5cPŠ· Ä O 8Ÿ 5 ˆ łŽÇÎE ˆ Ó v  $zțžQK@ŁÏ 0Ç -| “+- ÿ « — |Èô  ò äÀQŃ Ț ÏèmąŰĆË"Ú, oáÈ r=} +ç ț‚ CŹŽCź#€ û @ÿ Ł: $è·ă 'd+p-}\Ž ŐńD ôwČ ž _oŰ Ÿc Šüj Y – 53”Ę m "n?# ôj , =čí ?h˜ ÿ Ïœ œ qWDđ }íÌ wÒdŻČ‚* ł Ń2 š; ìÒ1wÿ¶ % ƒ Œ8­ <q x u  Ü0bW ŻÍ. ŽƒB’öp ;† Š ] ç|e* $2IFŠ©`I 4«ćú  æ(Żź Ű dí˜Ż1@“›’BÈxêG6 Æ ôžPŚ Iï¶ąòáÊ ­ˆ „  D òWÿÀ‹ s†ŸśŽ Hœy ß ” a   Ö©Vô Ô>8ÀB  ĐÔòčș ò€M🀠  6Ò ­ êz í'I$ ‡ ~  äT™ 1Y è nG†Rû &§È— Nad‡Ń0 Hï [ Uæ)ź öwZ} Žő Û æe‡)ű é jl7bŚ°± ÂżC~J? ńŒ… | ” rŃ6n {úç0jy n„èpœ~o 9r Ó Œò źˆ&< „)”ś6• —Ămwç(„ED©ù D ›ž X  ™ 4Œ M ”p łì éžä…ź îpü+ æd Ÿ,ÒH d Đ șc߉ ÎjŒ/ ÈW —îö Ö Ű) ê< P  ’ ËÇXy àÙ’ Ó/î TùJ QÔ›ĐäĂxČ Œ(öK iæŚÊC œËČ ćr‚f Ž qÓ4—eë ś Č ç Ąâ È §B ‰ bg5_Ó€Æ ” OE ú’ŽéŒTóLÜŚ à ™ ęQlŐTÏ Æș^ża ‡yű źż :jš3šț ĆÔ *‘ _1Č!úe OJ Lê\óß~ ™–…œîÖO h Ûź Î Éč o8ÓšáÀ” “ˆ €êš { Ăk Ò1 Wê„ %…QA > Ï ; >7Ąê# śc Ő ‡ŽB} „ ·†Ô š | ŸQšá ËyÚ 'ëă.æ]Ä EG F,Ÿh.vŠÁ9 ö Őà ¶ùaÆ Xqê ă[»Ò @ś | ZôŒ P ô M B XŽí ŽÿGS ąg TlÄ ä [Í Ò`À =kć^( Ó– S sï zŰŁ ž Q€\g b 4V€ a  Jœ ‡ Ç4 Œüë čú ‡f z EV +‚í‰Ń ZF= ń š> '™ 5 r Ą €  ‘o;ŹÏoŚƒA «Ű„ Ž K(Żó«„” /)tŚM Âe! >é†čh pX! t!Ș–}» ą üűï žŸPy v /.čŹ ö ŠÚہ…gAh ÇZ Ń ­ 4  J^_ Sgk ›ß [Ür€‡ @3‡ cò¶yßê˜PZ © ÍĘìu3Ó•» Ś§ Êź/ôd*lS»` pĘP öÖ öà gŃ™{l dèN V3”ëáÊ z XŒH ƒ Ș Ù_ óQU ©L„$ ŁçŸ } T CȘ neŻ „; œ1öRl!OzÄ;Üș~ ż ÍÏ ]őš œR‡«š ÌűČĂ BĄ T  :ę+ ”Żă æ ò€h/ ęŽß IÇ “] Zč‰ ¶ÎŽYk> •KŚÚ Ž ±ŸUŚ‰Ș@±șLč FïMÊT A &_ę rʄó\ |ú À Æ W^ȚŐĐ|XÁșÛÊȘżHf hB )è c[ % ÿ ‰— = ß_@ą:[ țĐ<4Ä ^ [~ \ Y€ Êž˜ îZô­ % [] Úu q b źGÁû`J L Ì ’} ƒ { Š“  Ï4.=G g q¶ Íș Wí;K Ïż Ë 0¶Ít Z Ú' Ț(ń…E( h5ÒR1   — r MA J|ˆ, ĐëL îX u+." úŹ[s 3 iŽ 8ÇšśíO‘ ć œêš©ž—Ôę đőkÛ V폇ÙùÔ ¶ò {u‘! e wN +… i ć ­c–©Î Ș : ż•RÔí“\†È æ = ŻP »é ž? É{"đŠșkî#źÎ ÿ ,ą” Éï&§ c *ê $°Àïmț àfł Ô‹€ZÌ& Ș ê úo /$ŒîkĄĆû”4ˏ » “ Œí… Û ží\1t e é  Æ~à‘ ÎL†Ù [nl ÂlĆ@ïâ E! CÙ-G L­q§ ‘K§ 6 9žUŹđ ­7JmŽ”Ž·ă—\9 ©€9È^+ S R Ńq"ᎈ •ÄŸ Òš öSŠ ą »ițRIŰ X  -»©Œ ț 8ÛùbțrYȚó%= 'Žș { tWPq $ 6‚ ’ ± Ă Ö ‚’­%À6zfw ű  _ Žòó ÂŻ Lč™v Y!#%V wWę :Ûașő °á~ü N 2ÜfćÔs“}â° — * B úæ« 4 :f‹” ÌàN9ÁŒ č A]<Ò ë °vą û ó0 2 ŁۋÉăàë̝€Œètö  X . Ešx ț ctD êĆO ÿȚ Žđòžœ âœź K…R Ò ƒo’È €”<  ”0Ç à žíĘEK“ Š ő5m˜œ#ș€ M3 Št Ù Ô ‹±IœÀ 6tÚ / †x Êo%” h~;ë: sçSüäO,XD Ä–«ŒI /ƒg =Ï ƒ3ÊźĆÙ f-…ù  ź >5ß’ä »ž‹ û ĐNE/ -Aùf§™‚   3 éś, o ^ žï Œ; | O} àaĐí  tőń, $ 2Ńú ęő ° 'TÚ ùÉ î‰˜zÁ'ËŚ-ÜÛ !±Ìá ś Ó  6 Ô(°qÆżȚ!ëW Dl<Èç_Œv[zŒ È ăłĐ đÿ 6 i i ÇŁgç” ȚJ ‚§ ăÒÜ-‹ Jș·ĆÇ ôE ÒNȘü Ő . _ŒXűd„ nÄ n1GWNI ï"¶ęŽkD™E x K Ą Ó Íæ€Hb” î>Ăć_ >œ_é>‚„ Š èÜFÛ2hȘ%ÙŒ …`% łăÆ « ,ü ‹ă űˆ#‹í  z  ł _† pÙŸ Ä^Łá ,‘ ‰ûjłŚ śÚKœ& Ț Ś¶Éń– m ń UÀ• 7';É žĂ·]­«Ž òÎ ,3YœÛ!> Èq”)cïb Î ‹ Țœ`,Bô ›œ ekúiĘ ƒ ĄÈèŒăQ O-ʝ{7° Ü" .S: ˜d° h] §.ü {©zAĄÄ%`Ș Ÿ Öű ‘ !­Šj"\Ț,»㠆 H Ó ęűY Ží ŚOs·§; ”&[Ő„…7 w Ò`  „ ms=.]– Ś™ Îöèg“%Jf §jȚ Űe nȘ ŹNˆvĘß€Ó ±Kam ^Câ 1p©ć a æî8 %°’—ú ê « À@ ŠžÍÿÄM•Œ… Ë ć éY HÁ ăéÁpY ć\î ę Lü Ź t]w„l± Ù „+ A1 < {čr żÎ'™ű Č ŁG š  +ß^MJž Ê Ć # Í '„MŒ ]T„d gšËU ` ÍÜ#$r$-ŚpŹbŠ €K€ŸÓ €„Ž A €o g ŰÊ&  œđ„x2^†č Ù‡ ËŐ †ó·SÉÚœmaïâà Ț„I_ő$  șæ xâèû“ Ź5ĒߍÏë Ÿ <wLÍ ćĄû9 &­ŰxhmS 4‚Šj  Šò{àÚ ( Í œd ó X Q X ë ĘU&+" VÁçò ›  š^đƒ "Nqő• šu i <?YCV&G—˜ /7 9 Ž–âĄ9Ë y  Ż Ö@`@3ű ž ‚Ôƒ" ÂG„\;Û ńL%:  [ČàŸ !ąH\ R„x i ÆB ? F ­`ć @ J ^ EyÔSŻT ńČŠąžf 4 ćŃ' ÀÂ-B‘9?éą Ÿ ‰ š ÈvùÇ T}: T+rTO›C›x da“™Ì ? &*v”)O Z0 ™ù;è àÌC ‹ ő eO€ÌÔ*dóĂ Z_ 7 cÉH ŻVąfX Ò‹ž ëÉ JL„V oC  û2ŠŸƒű Ą nË@ §Ìá Î Ù  ì<DQvh· ‘ ÿäx ]ç –Nì[ œ °  Žż –5/VÊ? M ‰Ą{ Ú Ìé}ä»*.ˆő- F±UžÆ țrd îi€xí> ~wny™C òh "(. À N Ć lg ß W}hțWsHń‘6 ›łUș •© GÖ g  Ț Ă ƒK&Ç­ˆŐŃ »  ĐŠÖ ÎȘÏŃ&źŚ s äŒșĐqk Œ ˆ Iw œÛZ 2 DżŃł †uT•öG 0k .q•ă9= È Û K«o…Ő aSĂtr€Ÿ Ő‘;€ 5P‚ßö Ł 3ßî ƒĘ„  c ‚I^Ÿe Á ^ ú6äcb•ȚDj r ÍÛđŰ?û) œ€8ë-—Æ‘ÉlV ŻÙÛEă `Ą ô‡Æ±—F Í ç ÎČ=ˆ5üd»ół  ę WŸÏT•šë   Lˆu¶R €ś& 77aô  2‘pn É #€«© ħœl œè Ó  ÇÊ 8 Óš 9Œlm< † CR/æ ˜ Ę +6 I Ÿô5Q8ÉM¶¶ *ä }YÁ€Ox’ ˁϷ w / ŃÁ ’ vÈm© ' V ß 4—Öo • ć? l 7r7 ÀŰ(›Œ ·}ił śȚ4U „«  i é^ î s cű\ ĆQŸì ‹ èű°ĄC H ÒIä Żœ Z ÍŻ›o ńŐŽ  < ïM\ 2u T~„tvA Ò á= ÿüćŃ PâRô ‘Ü:»2 !,ÀÊąŻ đ Bq ._ è œ6«ĐÆŸ1k0 Ț2=© ç[óbæt ŃV‰ #>± ßJĄÂ%#Œâő…· ïU ë±ŠUâ3YŽ 9 Ìï Áè kY % ‚M° »kXš æSHčAtŽźD ż&À çP Ę2 JË‘  àđì "8ÜŠ FO‰Z ń ?Y •€ Ÿˆ éĂ œ°+1 ƒÊeÜ i(fŽ Ł xÜ Çz9 Ő› Š Ńq ±ő “bÍŠ‹» Ç ž 2 èb aŠÇæ fń ፣7_pb š{  Ź )w č '  tV ZP Æâ $p ĘŹ1 ő# æ:Đ €ôw ČïJy ”ż(Ć šì”6ł ÏȘFś’p Ղ V0 ó X J–łäì (RìQHGF e΄ 3 *‰Đ N,Ąb“ûÿx # Fgæ ŰÉ`Źź óï Ë žAÉ Ü ĄȘ8 šYŸćĐ~3ü)~u ìaŹ Ô ?kn ]:) ŸČÚ㠐 >ù{”‚#) Œ Ć ±Œ–’ł~ Ìs Á =c `–žŒ,§—_ ) L ż~“ÎSW:0ń žÓą©%ș¶ G 5 ”gù 5œ TI CodeComposer Studio syntax compatibility mode [default is %d] [default is %s] specify variant of SPARC architecture -bump warn when assembler switches architectures -sparc ignored --enforce-aligned-data force .long, etc., to be aligned correctly -relax relax jumps and branches (default) -no-relax avoid changing any jumps and branches %s NDS32-specific assembler options: input file : %s options passed : output file : %s target : %s time stamp : %s -no-relax don't relax relocations BPF options: D30V options: -O Make adjacent short instructions parallel if possible. -n Warn about all NOPs inserted by the assembler. -N Warn about NOPs inserted after word multiplies. -c Warn about symbols whose names match register names. -C Opposite of -C. -c is the default. TIC4X options: -mcpu=CPU -mCPU select architecture variant. CPU can be: 30 - TMS320C30 31 - TMS320C31, TMS320LC31 32 - TMS320C32 33 - TMS320VC33 40 - TMS320C40 44 - TMS320C44 -mrev=REV set cpu hardware revision (integer numbers). Combinations of -mcpu and -mrev will enable/disable the appropriate options (-midle2, -mlowpower and -menhanced) according to the selected type -mbig select big memory model -msmall select small memory model (default) -mregparm select register parameters (default) -mmemparm select memory parameters -midle2 enable IDLE2 support -mlowpower enable LOPOWER and MAXSPEED support -menhanced enable enhanced opcode support s12z options: constraint violations for constraint violations instructions might violate constraints might violate constraints EXTENSION is combination of: Registers will not need any prefix. Registers will require a `$'-prefix. emulate output (default %s) generate ELF common symbols with STT_COMMON type generate GNU Build notes if none are present in the input generate relax relocations generate x86 used ISA and feature properties use AT&T/Intel mnemonic Record the cpu type -EB assemble code for a big-endian cpu -EL assemble code for a little-endian cpu -FIXDD fix data dependencies -G gpnum assemble code for setting gpsize, default is 8 bytes -KPIC generate PIC -NWARN do not print warning message when fixing data dependencies -O0 do not perform any optimizations -SCORE3 assemble code for target SCORE3 -SCORE5 assemble code for target SCORE5 -SCORE5U assemble code for target SCORE5U -SCORE7 assemble code for target SCORE7 [default] -USE_R1 assemble code for no warning message when using temp register r1 -V Sunplus release version -V print assembler version number -Qy, -Qn ignored -march=score3 assemble code for target SCORE3 -march=score7 assemble code for target SCORE7 [default] S390 options: -mregnames Allow symbolic names for registers -mwarn-areg-zero Warn about zero base/index registers -mno-regnames Do not allow symbolic names for registers -m31 Set file format to 31 bit format -m64 Set file format to 64 bit format ops were: %s did you mean this? other valid variant(s): --32/--64/--x32 generate 32bit/64bit/x32 code --EL generate code for a little endian machine --EB generate code for a big endian machine --MD FILE write dependency information in FILE (default none) --alternate initially turn on alternate macro syntax --compress-debug-sections[={none|zlib|zlib-gnu|zlib-gabi}] compress DWARF debug sections using zlib --compress-debug-sections[={none|zlib|zlib-gnu|zlib-gabi}] compress DWARF debug sections using zlib [default] --debug-prefix-map OLD=NEW map OLD to NEW in debug information --defsym SYM=VAL define symbol SYM to given value --disp-size-default-22 branch displacement with unknown size is 22 bits (default) --disp-size-default-32 branch displacement with unknown size is 32 bits --divide do not treat `/' as a comment character --divide ignored --elf-stt-common=[no|yes] --execstack require executable stack for this object --fatal-warnings treat warnings as errors --fdpic generate an FDPIC object file --fix-v4bx Allow BX in ARMv4 code --gdwarf-2 generate DWARF2 debugging information --gdwarf-sections generate per-function section names for DWARF line information --generate-missing-build-notes=[no|yes] --gstabs generate STABS debugging information --gstabs+ generate STABS debug info with GNU extensions --hash-size= set the hash table size close to --help show this message and exit --itbl INSTTBL extend instruction set to include instructions matching the specifications defined in file INSTTBL --listing-cont-lines set the maximum number of continuation lines used for the output data column of the listing --listing-lhs-width set the width in words of the output data column of the listing --listing-lhs-width2 set the width in words of the continuation lines of the output data column; ignored if smaller than the width of the first line --listing-rhs-width set the max width in characters of the lines from the source file --m32bit-doubles [default] --m32bit-doubles [default] --m64bit-doubles --m64bit-doubles Source code uses 64-bit doubles --march= Generate code for . Valid choices for are v0_v10, v10, v32 and common_v10_v32. --mbig-endian-data --mcpu= --mg10 Enable support for G10 variant --mg13 Selects the G13 core. --mg14 Selects the G14 core [default] --mint-register= --mlittle-endian-data [default] --mno-allow-string-insns --mpid --mrelax --mrelax Enable link time relaxation --mrl78 Alias for --mg14 --msmall-data-limit --muse-conventional-section-names --muse-renesas-section-names [default] --no-underscore User symbols do not have any prefix. --nocompress-debug-sections don't compress DWARF debug sections --nocompress-debug-sections don't compress DWARF debug sections [default] --noexecstack don't require executable stack for this object --pic Enable generation of position-independent code. --reduce-memory-overheads prefer smaller memory use at the cost of longer assembly times --sectname-subst enable section name substitution sequences --size-check=[error|warning] ELF .size directive check (default --size-check=error) --statistics print various measured statistics from execution --strip-local-absolute strip local absolute symbols --target-help show target specific options --traditional-format Use same format as native assembler when possible --underscore User symbols are normally prepended with underscore. --version print assembler version number and exit --warn don't suppress warnings -D produce assembler debugging messages -EB assemble code for a big-endian cpu -EB assemble for a big endian system (default) -EL assemble for a little endian system -EB -mbig-endian generate big-endian output -EB,-big produce big endian code and data -EL assemble code for a little-endian cpu -EL -mlittle-endian generate little-endian output -EL, -mel or -little Produce little endian output -EB, -meb or -big Produce big endian output -mpic Generate PIC -mno-fp-as-gp-relax Suppress fp-as-gp relaxation for this file -mb2bb-relax Back-to-back branch optimization -mno-all-relax Suppress all relaxation for this file -EL,-little produce little endian code and data -I DIR add DIR to search list for .include directives -Ip synonym for -ignore-parallel-conflicts -J don't warn about signed overflow -K warn when differences altered for long displacements -KPIC generate PIC -L,--keep-locals keep local symbols (e.g. starting with `L') -M,--mri assemble in MRI compatibility mode -N Warn when branches are expanded to jumps. -O try to optimize code. Implies -parallel -O1, Optimize for performance -Os Optimize for space -Q ignored -Q ignored -V print assembler version number -Q ignored -V print assembler version number -EB/-EL generate big-endian/little-endian code --32/--64 generate 32bit/64bit code -Qy, -Qn ignored -V print assembler version number -k ignored -R fold data section into text section -W --no-warn suppress warnings -Wnp synonym for -no-warn-explicit-parallel-conflicts -Wnuh synonym for -no-warn-unmatched-high -Wp synonym for -warn-explicit-parallel-conflicts -Wuh synonym for -warn-unmatched-high -X ignored -Z generate object file even after errors -c print a warning if a comment is found -f skip whitespace and comment preprocessing -fixed-special-register-names Allow only the original special register names. -force2bsr -mforce2bsr transform jbsr to bsr -fpic -pic generate position-independent code -g --gen-debug generate debugging information -globalize-symbols Make all symbols global. -gnu-syntax Turn off mmixal syntax compatibility. -h, -H Don't execute, print this help text. Deprecated. -h-tick-hex Support H'00 style hex constants -ignore-parallel-conflicts do not check parallel instructions -jsri2bsr -mjsri2bsr transform jsri to bsr -linker-allocated-gregs If there's no suitable GREG definition for the operands of an instruction, let the linker resolve. -m%s%s -m32r disable support for the m32rx instruction set -m32r2 support the extended m32r2 instruction set -m32rx support the extended m32rx instruction set -m4byte-align Mark the binary as using 32-bit alignment (default) -m8byte-align Mark the binary as using 64-bit alignment -mEA -mbarrel-shifter -mbarrel_shifter -mcrc -mdsp-packa -mdsp_packa -mdvbf -mld-extension-reg-mask -mlock -mmac-24 -mmac-d16 -mmac_24 -mmac_d16 -mmin-max -mmin_max -mmul64 -mno-mpy -mnorm -mrtsc -msimd -mswap -mswape -mtelephony -muser-mode-only -mxy -mN - do not insert NOPs after changing interrupts (default) -mQ - enable relaxation at assembly time. DANGEROUS! -mP - enable polymorph instructions -mU - for an instruction which changes interrupt state, but where it is not known how the state is changed, do not warn/insert NOPs -mY - do not warn about missing NOPs after changing interrupts -m[no-]%-17sEnable/Disable %s -mach= Set the H8300 machine type to one of: h8300h, h8300hn, h8300s, h8300sn, h8300sx, h8300sxn -madd-bnd-prefix add BND prefix for all valid branches -malign-branch-boundary=NUM (default: 0) align branches within NUM byte boundary -malign-branch-prefix-size=NUM (default: 5) align branches with NUM prefixes per instruction -malign-branch=TYPE[+TYPE...] (default: jcc+fused+jmp) TYPE is combination of jcc, fused, jmp, call, ret, indirect specify types of branches to align -mall-ext Turn on all extensions and instructions support -mall-opcodes accept all AVR opcodes, even if not supported by MCU -mno-skip-bug disable warnings for skipping two-word instructions (default for avr4, avr5) -mno-wrap reject rjmp/rcall instructions with 8K wrap-around (default for avr3, avr5) -mrmw accept Read-Modify-Write instructions -mlink-relax generate relocations for linker relaxation (default) -mno-link-relax don't generate relocations for linker relaxation. -mgcc-isr accept the __gcc_isr pseudo-instruction. -mamd64 accept only AMD64 ISA [default] -march=ARCH select architecture ARCH: -march=ARCH enable instructions from architecture ARCH -march=CPU[,+EXTENSION...] generate code for CPU and EXTENSION, CPU is one of: -march=ms1-16-002 allow ms1-16-002 instructions (default) -march=ms1-16-003 allow ms1-16-003 instructions -march=ms1-64-001 allow ms1-64-001 instructions -march=ms2 allow ms2 instructions -mavxscalar=[128|256] (default: 128) encode scalar AVX instructions with specific vector length -mbig-endian generate big-endian code -mbig-obj generate big object files -mbranch-stub enable branch stubs for PC-relative calls -mbranches-within-32B-boundaries align branches within 32 byte boundary -mcache enable cache prefetch instruction -mcp enable coprocessor instructions -mcpu= specify the name of the target CPU -mcpu=CPU select processor CPU: -md - Force copying of data from ROM to RAM at startup -mdata-region={none|lower|upper|either} - select region data will be placed in. -mdollar-hex the prefix '$' instead of '0x' is used to indicate literal hexadecimal constants -mdsbt code uses DSBT addressing -mdsp enable DSP instructions -medsp enable enhanced DSP instructions -melrw enable extended lrw (CK800 only) -mevexlig=[128|256|512] (default: 128) encode scalar EVEX instructions with specific vector length -mevexrcig=[rne|rd|ru|rz] (default: rne) encode EVEX instructions with specific EVEX.RC value for SAE-only ignored instructions -mevexwig=[0|1] (default: 0) encode EVEX instructions with specific EVEX.W value for EVEX.W bit ignored instructions -mextension enable extension opcode support -mfdpic assemble for the FDPIC ABI -mfence-as-lock-add=[no|yes] (default: no) encode lfence, mfence and sfence as lock addl $0x0, (%%{re}sp) -mgcc-abi Mark the binary as using the old GCC ABI -mhard-float enable hard float instructions -mhard-float Mark the binary as using FP insns (default for e2v3 and up) -mindex-reg support pseudo index registers -mintel64 accept only Intel64 ISA -mip2022 restrict to IP2022 insns -mip2022ext permit extended IP2022 insn -mistack enable interrupt stack instructions -ml - enable large code model -mlabr -mliterals-after-br emit literals after branch instructions -mlaf -mliterals-after-func emit literals after each function -mlittle-endian generate little-endian code -mljump transform jbf, jbt, jbr to jmpi (CK800 only) -mmnemonic=[att|intel] -mmp enable multiprocessor instructions -mn - insert a NOP after changing interrupts -mnaked-reg don't require `%%' prefix for registers -mno-bcond17 disable b disp17 instruction -mno-branch-stub -mno-dsbt code does not use DSBT addressing -mno-elrw -mno-fdpic/-mnopic disable -mfdpic -mno-istack -mno-labr -mnoliterals-after-br -mno-laf -mno-literals-after-func -mno-ljump -mno-pic code addressing is position-dependent -mno-stld23 disable st/ld offset23 instruction -mnolrw -mno-lrw implement lrw as movih + ori -momit-lock-prefix=[no|yes] (default: no) strip all lock prefixes -moperand-check=[none|error|warning] (default: warning) check operand combinations for validity -mpic code addressing is position-independent -mpid=far code uses position-independent data addressing, GOT accesses use far DP addressing -mpid=near code uses position-independent data addressing, GOT accesses use near DP addressing -mpid=no code uses position-dependent data addressing -mreg-prefix=PREFIX set a prefix used to indicate register names (default none) -mrelax Enable relaxation -mrelax enable relaxation -mrelax-relocations=[no|yes] -mrh850-abi Mark the binary as using the RH850 ABI (default) -msecurity enable security instructions -mshared disable branch optimization for shared code -msilicon-errata=[,...] - enable fixups for silicon errata -msilicon-errata-warn=[,...] - warn when a fixup might be needed supported errata names: cpu4, cpu8, cpu11, cpu12, cpu13, cpu19 -msoft-float Mark the binary as not using FP insns (default for pre e2v3) -msse-check=[none|error|warning] (default: warning) check SSE instructions -msse2avx encode SSE instructions with VEX prefix -msyntax=[att|intel] (default: att) use AT&T/Intel syntax -mtrust enable trust instructions -mtune=CPU optimize for CPU, CPU is one of: -mu - for an instruction which changes interrupt state, but where it is not known how the state is changed, warn/insert NOPs (default) -mn and/or -my are required for this to have any effect -mv850 The code is targeted at the v850 -mv850e The code is targeted at the v850e -mv850e1 The code is targeted at the v850e1 -mv850e2 The code is targeted at the v850e2 -mv850e2v3 The code is targeted at the v850e2v3 -mv850e2v4 Alias for -mv850e3v5 -mv850e3v5 The code is targeted at the v850e3v5 -mvdsp enable vector DSP instructions -mvexwig=[0|1] (default: 0) encode VEX instructions with specific VEX.W value for VEX.W bit ignored instructions -mwarn-signed-overflow Warn if signed immediate values overflow -mwarn-unsigned-overflow Warn if unsigned immediate values overflow -mx86-used-note=[no|yes] -my - warn about missing NOPs after changing interrupts (default) -n Do not optimize code alignment -q quieten some warnings -nIp synonym for -no-ignore-parallel-conflicts -no-bitinst disallow the M32R2's extended bit-field instructions -no-expand Do not expand GETA, branches, PUSHJ or JUMP into multiple instructions. -no-force2bsr -mno-force2bsr -no-ignore-parallel-conflicts check parallel instructions for -no-jsri2bsr -mno-jsri2bsr -no-merge-gregs Do not merge GREG definitions with nearby values. -no-pad-sections do not pad the end of sections to alignment boundaries -no-parallel disable -parallel -no-predefined-syms Do not provide mmixal built-in constants. Implies -fixed-special-register-names. -no-warn-explicit-parallel-conflicts do not warn when parallel -no-warn-unmatched-high do not warn about missing low relocs -nocpp ignored -nosched disable scheduling restrictions -o OBJFILE name the object-file output OBJFILE (default a.out) -parallel try to combine instructions in parallel -relax Create linker relaxable code. -s ignored -w ignored -warn-explicit-parallel-conflicts warn when parallel instructions -warn-unmatched-high warn when an (s)high reloc has no matching low reloc -x Do not warn when an operand to GETA, a branch, PUSHJ or JUMP is not known to be within range. The linker will catch any errors. Implies -linker-allocated-gregs. -xauto automagically remove dependency violations (default) -xnone turn off dependency violation checking -xdebug debug dependency violation checker -xdebugn debug dependency violation checker but turn off dependency violation checking -xdebugx debug dependency violation checker and turn on dependency violation checking @FILE read options from FILE %s; (default) *input_line_pointer == '%c' 0x%02x AArch64-specific assembler options: ARM-specific assembler options: Blackfin specific assembler options: FR30 specific command line options: GNU assembler version %s (%s) using BFD version %s. H8300-specific assembler options: M32C specific command line options: M32R specific command line options: MMIX-specific command line options: Meta specific command line options: RL78 specific command line options: RX specific command line options: Score-specific assembler options: V850 options: XC16X specific command line options: XSTORMY16 specific command line options: Z8K options: -z8001 generate segmented code -z8002 generate unsegmented code -linkrelax create linker relaxable code branch relocation truncate (0x%x) [-2^9 ~ 2^9-1] branch relocation truncate (0x%x) [-2^19 ~ 2^19-1] branch relocation truncate (0x%x) [-2^9 ~ 2^9-1]!%s does not use a sequence number!samegp reloc against symbol without .prologue: %s"%d" (instance number %d of a %s label)".else" without matching ".if"".elseif" after ".else"".elseif" without matching ".if"".endif" without ".if"# Example of `%s' instructions .sect .text _start: # bars register# conflicts length#4 not valid on H8/300.###$DPR_BYTE not supported in this context$DPR_GOT not supported in this context$DPR_HWORD not supported in this context$DPR_WORD not supported in this context$DSBT_INDEX must be used with __c6xabi_DSBT_BASE$DSBT_INDEX not supported in this context$GOT not supported in this context$PCR_OFFSET not supported in this context$dbg and $depc are disabled when DEBUG is off$hi and $lo are disabled when MUL and DIV are off$mb0, $me0, $mb1, and $me1 are disabled when COP is off% operator needs absolute expression%%%s() must be outermost term in expression%%hi16/%%lo16 only applies to .short or .hword%%hi8 only applies to .byte%d error%d errors%d warning%d warnings%s %s -- `%s'%s -- statement `%s' ignored%s NOP inserted%s `%s' already has an alias `%s'%s argument must be a string%s at operand %d -- `%s'%s directive has no name%s for `%s'%s for instruction '%s'%s howto doesn't match size/pcrel in gas%s instruction does not accept a .b suffix%s instruction, operand %d doesn't match%s is enabled by vle flag%s is not used for the selected target%s may not occupy the delay slot of another branch insn.%s must be %d at operand %d -- `%s'%s must have a constant value%s not disabled by vle flag%s not supported in MIPS16 mode%s offset %d out of range%s offset %d out of range %d to %d%s out of domain (%%s out of range %d to %d at operand %d -- `%s'%s out of range (%%s out of range (0x%s is not between 0x%s and 0x%s)%s register same as write-back base%s relocations do not fit in %d byte%s relocations do not fit in %d bytes%s relocations do not fit in %u byte%s relocations do not fit in %u bytes%s requires value 0-2 as operand 1%s second argument cannot be a negative number %d%s shortened to %s%s symbol recursion stopped at second appearance of '%s'%s unsupported%s unsupported as instruction fixup%s unsupported on this instruction%s used for a symbol not defined in the same file%s without %s%s, %s, generating bad object file %s, treating warnings as errors%s: attempt to rotate the PC register%s: global symbols not supported in common sections%s: no such section%s: output of 1st instruction is the same as an input to 2nd instruction - is this intentional ?%s: output of 2nd instruction is the same as an input to 1st instruction - is this intentional ?%s: total time in assembly: %ld.%06ld %s: unexpected function type: %d%s: unrecognized processor name%s: would close weakref loop: %s%s:%u: add %d%s at 0x%llx to align %s within %d-byte boundary %s:%u: add %d%s-byte nop at 0x%llx to align %s within %d-byte boundary %s:%u: add additional %d%s at 0x%llx to align %s within %d-byte boundary %s:%u: bad return from bfd_install_relocation: %x%u-byte relocation cannot be applied to %u-byte field'%.*s' instruction not at start of execute packet'%.*s' instruction not in a software pipelined loop'%.*s' instruction not supported on this architecture'%.*s' instruction not supported on this functional unit'%.*s' instruction not supported on this functional unit for this architecture'%s' can't be a weak_definition (currently only supported in sections of type coalesced)'%s' can't be a weak_definition (since it is undefined)'%s' is not repeatable. Resulting behavior is undefined.'%s' is only available in DD2.0 or higher.'%s' may not be bundled with other instructions.'%s' previously declared as '%s'.'%s': only the NOP instruction can be issued in parallel on the m32r')' required',' expected'APSR', 'CPSR' or 'SPSR' expected'ASR' required'H' modifier only valid for accumulator registers'L' modifier not valid for this instruction'LSL' or 'ASR' required'LSL' required'MFC_RdTagMask' (channel 12) is only available in DD2.0 or higher.'P', 'N' or 'Z' flags may only be specified when accumulating'ROR' shift is not permitted'SPU_RdEventMask' (channel 11) is only available in DD2.0 or higher.'UXTW' not allowed here'UXTW' required'[' expected'[' expected after PLD mnemonic'[' expected after PLI mnemonic']' expected'||' after predicate'||' not followed by instruction'||^' without previous SPMASK'}' expected at end of 'option' field(PC)+ unpredictable(Requires %s; requested architecture is %s.)(default: att) (default: intel) (default: no) (default: yes) (plt) is only valid on branch targets(unknown reason)*-%s conflicts with the other architecture options, which imply -%s-(PC) unpredictable-- unterminated string--absolute-literals option not supported in this Xtensa configuration--compress-debug-sections=%s is unsupported--density option is ignored--fdpic generate an FDPIC object file --generics is deprecated; use --transform instead--gstabs is not supported for ia64--hash-size needs a numeric argument--no-density option is ignored--no-generics is deprecated; use --no-transform instead--no-relax is deprecated; use --no-transform instead--no-underscore is invalid with a.out format--nops needs a numeric argument--pic is invalid for this object format--relax is deprecated; use --transform instead-32 create 32 bit object file -64 create 64 bit object file -32 create o32 ABI object file%s -64 create 64 ABI object file%s -EL generate code for a little endian machine -EB generate code for a big endian machine --little-endian-data generate code for a machine having big endian instructions and little endian data. -G may not be used in position-independent code-G may not be used with SVR4 PIC code-G may not be used with abicalls-G n Put data <= n bytes in the small data area -G not supported in this configuration-K PIC set EF_PPC_RELOCATABLE_LIB in ELF flags -KPIC generate PIC -V print assembler version number -undeclared-regs ignore application global register usage without appropriate .register directive (default) -no-undeclared-regs force error on application global register usage without appropriate .register directive --dcti-couples-detect warn when an unpredictable DCTI couple is found -q ignored -Qy, -Qn ignored -s ignored -KPIC, -call_shared generate SVR4 position independent code -call_nonpic generate non-PIC code that can operate with DSOs -mvxworks-pic generate VxWorks position independent code -non_shared do not generate code that can operate with DSOs -xgot assume a 32 bit GOT -mpdr, -mno-pdr enable/disable creation of .pdr sections -mshared, -mno-shared disable/enable .cpload optimization for position dependent (non shared) code -mabi=ABI create ABI conformant object file for: -Qy, -Qn ignored -R option not supported on this target.-TSO use Total Store Ordering -PSO use Partial Store Ordering -RMO use Relaxed Memory Ordering -V print assembler version number -a32 generate ELF32/XCOFF32 -a64 generate ELF64/XCOFF64 -l use 1 word for refs to undefined symbols [default 2] -pic, -k generate position independent code -S turn jbsr into jsr --pcrel never turn PC-relative branches into absolute jumps --register-prefix-optional recognize register names without prefix character --bitwise-or do not treat `|' as a comment character --base-size-default-16 base reg without size is 16 bits --base-size-default-32 base reg without size is 32 bits (default) --disp-size-default-16 displacement with unknown size is 16 bits --disp-size-default-32 displacement with unknown size is 32 bits (default) -m403 generate code for PowerPC 403 -m405 generate code for PowerPC 405 -m440 generate code for PowerPC 440 -m464 generate code for PowerPC 464 -m476 generate code for PowerPC 476 -m601 generate code for PowerPC 601 -m7400, -m7410, -m7450, -m7455 generate code for PowerPC 7400/7410/7450/7455 -m750cl, -mgekko, -mbroadway generate code for PowerPC 750cl/Gekko/Broadway -m821, -m850, -m860 generate code for PowerPC 821/850/860 -mCPU equivalent to -march=CPU -mtune=CPU. Deprecated. -no-mCPU don't generate code specific to CPU. For -mCPU and -no-mCPU, CPU must be one of: -mPIC Mark generated file as using large position independent code -m[no-]%-16s enable/disable %s architecture extension -ma2 generate code for A2 architecture -maltivec generate code for AltiVec -many generate code for any architecture (PWR/PWRX/PPC) -march=%s is not compatible with the selected ABI-march= set architecture -mcpu= set cpu [default %s] -mbig, -mbig-endian, -be generate code for a big endian machine -mbooke generate code for 32-bit PowerPC BookE -mcell generate code for Cell Broadband Engine architecture -mcom generate code for Power/PowerPC common instructions -mcpu conflict with -march option, using -mcpu-mcpu conflict with other model parameters, using -mcpu-mcpu= Specify the CPU version -mcpu={fr500|fr550|fr400|fr405|fr450|fr300|frv|simple|tomcat} -mcrc generate CRC instructions -mno-crc do not generate CRC instructions -mdouble Mark generated file as using double precision FP insns -mdsp generate DSP instructions -mno-dsp do not generate DSP instructions -mdspr2 generate DSP R2 instructions -mno-dspr2 do not generate DSP R2 instructions -mdspr3 generate DSP R3 instructions -mno-dspr3 do not generate DSP R3 instructions -mdword Mark generated file as using a 8-byte stack alignment -me Redirect errors to a file -me300 generate code for PowerPC e300 family -me500, -me500x2 generate code for Motorola e500 core complex -me500mc, generate code for Freescale e500mc core complex -me500mc64, generate code for Freescale e500mc64 core complex -me5500, generate code for Freescale e5500 core complex -me6500, generate code for Freescale e6500 core complex -medsp option is only supported by ck803s, ignoring -medsp-memb set PPC_EMB bit in ELF flags -merrors-to-file -mfar-mode | -mf Use extended addressing -mfdpic Assemble for the FDPIC ABI -mfix-loongson2f-jump work around Loongson2F JUMP instructions -mfix-loongson2f-nop work around Loongson2F NOP errata -mfix-loongson3-llsc work around Loongson3 LL/SC errata -mno-fix-loongson3-llsc disable work around Loongson3 LL/SC errata -mfix-vr4120 work around certain VR4120 errata -mfix-vr4130 work around VR4130 mflo/mfhi errata -mfix-24k insert a nop after ERET and DERET instructions -mfix-cn63xxp1 work around CN63XXP1 PREF errata -mfix-r5900 work around R5900 short loop errata -mgp32 use 32-bit GPRs, regardless of the chosen ISA -mfp32 use 32-bit FPRs, regardless of the chosen ISA -msym32 assume all symbols have 32-bit values -O0 do not remove unneeded NOPs, do not swap branches -O, -O1 remove unneeded NOPs, do not swap branches -O2 remove unneeded NOPs and swap branches --trap, --no-break trap exception on div by 0 and mult overflow --break, --no-trap break exception on div by 0 and mult overflow -mfix-loongson3-llsc work around Loongson3 LL/SC errata -mno-fix-loongson3-llsc disable work around Loongson3 LL/SC errata, default -mfix-loongson3-llsc work around Loongson3 LL/SC errata, default -mno-fix-loongson3-llsc disable work around Loongson3 LL/SC errata -mfpr-32 Mark generated file as only using 32 FPRs -mfpr-64 Mark generated file as using all 64 FPRs -mginv generate Global INValidate (GINV) instructions -mno-ginv do not generate Global INValidate instructions -mgpr-32 Mark generated file as only using 32 GPRs -mgpr-64 Mark generated file as using all 64 GPRs -mhard-float allow floating-point instructions -msoft-float do not allow floating-point instructions -msingle-float only allow 32-bit floating-point operations -mdouble-float allow 32-bit and 64-bit floating-point operations --[no-]construct-floats [dis]allow floating point values to be constructed --[no-]relax-branch [dis]allow out-of-range branches to be relaxed -mignore-branch-isa accept invalid branches requiring an ISA mode switch -mno-ignore-branch-isa reject invalid branches requiring an ISA mode switch -mnan=ENCODING select an IEEE 754 NaN encoding convention, either of: -minsn32 only generate 32-bit microMIPS instructions -mno-insn32 generate all microMIPS instructions -mips1 generate MIPS ISA I instructions -mips2 generate MIPS ISA II instructions -mips3 generate MIPS ISA III instructions -mips4 generate MIPS ISA IV instructions -mips5 generate MIPS ISA V instructions -mips32 generate MIPS32 ISA instructions -mips32r2 generate MIPS32 release 2 ISA instructions -mips32r3 generate MIPS32 release 3 ISA instructions -mips32r5 generate MIPS32 release 5 ISA instructions -mips32r6 generate MIPS32 release 6 ISA instructions -mips64 generate MIPS64 ISA instructions -mips64r2 generate MIPS64 release 2 ISA instructions -mips64r3 generate MIPS64 release 3 ISA instructions -mips64r5 generate MIPS64 release 5 ISA instructions -mips64r6 generate MIPS64 release 6 ISA instructions -march=CPU/-mtune=CPU generate code/schedule for CPU, where CPU is one of: -mips16 generate mips16 instructions -no-mips16 do not generate mips16 instructions -mips16 cannot be used with -micromips-mlibrary-pic Mark generated file as using position independent code for libraries -mlittle, -mlittle-endian, -le generate code for a little endian machine -mljump is ignored for ck801/ck802-mloongson-cam generate Loongson Content Address Memory (CAM) instructions -mno-loongson-cam do not generate Loongson Content Address Memory Instructions -mloongson-ext generate Loongson EXTensions (EXT) instructions -mno-loongson-ext do not generate Loongson EXTensions Instructions -mloongson-ext2 generate Loongson EXTensions R2 (EXT2) instructions -mno-loongson-ext2 do not generate Loongson EXTensions R2 Instructions -mloongson-mmi generate Loongson MultiMedia extensions Instructions (MMI) instructions -mno-loongson-mmi do not generate Loongson MultiMedia extensions Instructions -mmcu generate MCU instructions -mno-mcu do not generate MCU instructions -mmedia Mark generated file as using media insns -mmicromips generate microMIPS instructions -mno-micromips do not generate microMIPS instructions -mmicromips cannot be used with -mips16-mmips16e2 generate MIPS16e2 instructions -mno-mips16e2 do not generate MIPS16e2 instructions -mmsa generate MSA instructions -mno-msa do not generate MSA instructions -mmt generate MT instructions -mno-mt do not generate MT instructions -mmuladd Mark generated file as using multiply add/subtract insns -mno-dword Mark generated file as using a 4-byte stack alignment -mno-force2bsr is ignored for ck801/ck802-mno-force2bsr is ignored with -mbranch-stub-mno-pack Do not allow instructions to be packed -mno-regnames Do not allow symbolic names for registers -mno-solaris do not generate code for Solaris -mnopic Disable -mpic, -mPIC, -mlibrary-pic and -mfdpic -mpack Allow instructions to be packed -mpic Mark generated file as using small position independent code -mpower4, -mpwr4 generate code for Power4 architecture -mpower5, -mpwr5, -mpwr5x generate code for Power5 architecture -mpower6, -mpwr6 generate code for Power6 architecture -mpower7, -mpwr7 generate code for Power7 architecture -mpower8, -mpwr8 generate code for Power8 architecture -mpower9, -mpwr9 generate code for Power9 architecture -mppc, -mppc32, -m603, -m604 generate code for PowerPC 603/604 -mppc64, -m620 generate code for PowerPC 620/625/630 -mppc64bridge generate code for PowerPC 64, including bridge insns -mpwr generate code for POWER (RIOS1) -mpwrx, -mpwr2 generate code for POWER/2 (RIOS2) -mregnames Allow symbolic names for registers -mrelocatable support for GCC's -mrelocatble option -mrelocatable-lib support for GCC's -mrelocatble-lib option -msmartmips generate smartmips instructions -mno-smartmips do not generate smartmips instructions -msoft-float Mark generated file as using software FP -msolaris generate code for Solaris -mspe generate code for Motorola SPE instructions -mspe2 generate code for Freescale SPE2 instructions -mtitan generate code for AppliedMicro Titan core complex -mtomcat-debug Debug tomcat workarounds -mtomcat-stats Print out stats for tomcat workarounds -mvirt generate Virtualization instructions -mno-virt do not generate Virtualization instructions -mvle generate code for Freescale VLE instructions -mvsx generate code for Vector-Scalar (VSX) instructions -mxpa generate eXtended Physical Address (XPA) instructions -mno-xpa do not generate eXtended Physical Address (XPA) instructions -n32 create n32 ABI object file%s -nops=count when aligning, more than COUNT nops uses a branch -ppc476-workaround warn if emitting data to code sections -u ignored .%s outside of %s....COMMon length (%d.) < 0! Ignored..COMMon length (%ld.) <0! Ignored..COMMon length (%lu) out of range ignored.EQU must use a label.EXIT must appear within a procedure.REG expression must be a register.REG must use a label.SCOMMon length (%ld.) <0! Ignored..abiversion expression does not evaluate to a constant.abort detected. Abandoning ship..arch requires a matching --march=... option.asmfunc pseudo-op only available with -mccs flag..asmfunc repeated..asmfunc without function..attribute arch must set before any instructions.begin [no-]density is ignored.begin directive with no matching .end directive.begin directive without a preceding .ent directive.begin directive without a preceding .file directive.begin literal is deprecated; use .literal instead.begin/.bend in different segments.bend directive names unknown symbol.bend directive without a preceding .ent directive.bend directive without a preceding .file directive.bss size %d < 0!.bss size %ld < 0!.bss size argument missing .bundle_align_mode alignment too large (maximum %u).bundle_lock is meaningless without .bundle_align_mode.bundle_lock sequence at %u bytes, but .bundle_align_mode limit is %u bytes.bundle_lock sequence is %u bytes, but bundle size is only %u bytes.bundle_lock with no matching .bundle_unlock.bundle_unlock without preceding .bundle_lock.callinfo is not within a procedure definition.cfi_endproc without corresponding .cfi_startproc.cfi_fde_data is not supported for this target.cfi_fde_data without corresponding .cfi_startproc.cfi_inline_lsda is not supported for this target.cfi_inline_lsda not valid for this frame.cfi_inline_lsda seen for frame without .cfi_lsda.cfi_lsda requires encoding and symbol arguments.cfi_personality requires encoding and symbol arguments.cfi_personality_id is not supported for this target.compiler directive missing language and version.compiler directive missing version.cpload not in noreorder section.def pseudo-op only available with -mccs flag..def pseudo-op used inside of .def/.endef: ignored..def pseudo-op used inside of .def/.endef; ignored.dim pseudo-op used outside of .def/.endef: ignored..dim pseudo-op used outside of .def/.endef; ignored.ef with no preceding .function.end [no-]density is ignored.end directive has no name.end directive missing or unknown symbol.end directive names different symbol than .ent.end directive names unknown symbol.end directive without a preceding .ent directive.end directive without a preceding .ent directive..end directive without a preceding .file directive.end directive without matching .ent.end not in text section.end symbol does not match .ent symbol.end symbol does not match .ent symbol..end%c encountered without preceding %s.end%s without preceding .%s.endasmfunc pseudo-op only available with -mccs flag..endasmfunc without a .asmfunc..endasmfunc without function..endef pseudo-op used before .def; ignored.endef pseudo-op used outside of .def/.endef: ignored..endfunc missing for previous .func.endfunc missing for previous .proc.ent directive has no name.ent directive has no symbol.ent directive without matching .end.ent or .aent not in text section.ent or .aent not in text section..err encountered.error directive invoked in source file.es without preceding .bs.fail %ld encountered.field count '%d' out of range (1 <= X <= 32).fill size clamped to %d.fmask outside of .ent.fnend directive without .fnstart.frame outside of .ent.gnu_attribute %d,%d is incompatible with `%s'.gnu_attribute %d,%d is no longer supported.gnu_attribute %d,%d is not a recognized floating-point ABI.gnu_attribute %d,%d requires `%s'.handler directive has no name.ifeqs syntax error.incbin count zero, ignoring `%s'.inst.n operand too big. Use .inst.w instead.largecomm supported only in 64bit mode, producing .comm.linkonce is not supported for this object file format.literal not allowed inside .begin literal region.literal_position inside literal directive; ignoring.ln pseudo-op inside .def/.endef: ignored..loc before .file.loc outside of .text.loc pseudo-op inside .def/.endef: ignored..localentry expression for `%s' does not evaluate to a constant.localentry expression for `%s' is not a valid power of 2.longcall pseudo-op seen when not relaxing.longjump pseudo-op seen when not relaxing.machine stack overflow.machine stack underflow.machinemode stack overflow.machinemode stack underflow.mask outside of .ent.mask/.fmask outside of .ent.module is not permitted after generating code.module used with unrecognized symbol: %s .name directive has no symbol.name directive not in link (.link) section.option pic%d not supported.option pic%d not supported in VxWorks PIC mode.option pop with no .option push.pdesc directive has no entry symbol.pdesc directive not in link (.link) section.pdesc doesn't match with last .ent.pdesc has a bad entry symbol.popsection without corresponding .pushsection; ignored.previous without corresponding .section; ignored.profiler pseudo requires at least two operands..prologue directive without a preceding .ent directive.prologue within prologue.ref outside .csect.ref pseudo-op only available with -mccs flag..sblock may be used for initialized sections only.scl pseudo-op used outside of .def/.endef: ignored..scl pseudo-op used outside of .def/.endef; ignored.sect: subsection name ignored.set pop with no .set push.set syntax invalid .size expression for %s does not evaluate to a constant.size pseudo-op used outside of .def/.endef: ignored..size pseudo-op used outside of .def/.endef; ignored.space repeat count is negative, ignored.space repeat count is zero, ignored.space specifies non-absolute value.space, .nops or .fill with negative value, ignored.space/.bes repeat count is negative, ignored.space/.bes repeat count is zero, ignored.stab%c is not supported.stab%c: description field '%x' too big, try a different debug format.stab%c: ignoring non-zero other field.stab%c: missing comma.stab%c: missing string.stabx of storage class stsym must be within .bs/.es.syntax %s requires command-line option `--no-underscore'.syntax %s requires command-line option `--underscore'.tag pseudo-op used outside of .def/.endef: ignored..tag pseudo-op used outside of .def/.endef; ignored.tag requires a structure tag.tag target '%s' undefined.tc not in .toc section.tc with no label.type pseudo-op used outside of .def/.endef: ignored..type pseudo-op used outside of .def/.endef; ignored.unwind_save does not support this kind of register.usect: non-zero alignment flag ignored.usepv directive has no name.usepv directive has no type.uses does not refer to a local symbol in the same section.uses pseudo-op seen when not relaxing.uses target does not refer to a local symbol in the same section.val expression is too complex.val pseudo-op used outside of .def/.endef: ignored..val pseudo-op used outside of .def/.endef; ignored.var may only be used within a macro definition.vframepsp is meaningless, assuming .vframesp was meant.vliw unavailable when VLIW is disabled..warning directive invoked in source file.word %s-%s+%s didn't fit.word case-table handling failed: table too large0x%lx out range of signed 32bit displacement0x%lx: "%s" type = %ld, class = %d, segment = %d 128-bit SIMD scalar or floating-point quad precision register expected16-bit SIMD scalar or floating-point half precision register expected16-bit address isn't allowed in MPX instructions16-bit extension16-bit instruction is disabled: %s.16-bit jump out of range16-bit relocation used in 8-bit operand3-bit immediate out of range32-bit SIMD scalar or floating-point single precision register expected32-bit address isn't allowed in 64-bit MPX instructions.32-bit conditional branch generated32bit mode not supported on `%s'.32bit x86_64 is only supported for ELF6-bit displacement out of range6-bit immediate out of range62-bit relocation not yet implemented64-bit SIMD scalar or floating-point double precision register expected64-bit integer or SP register expected64-bit operator src/dst register must be less than 1564bit mode not supported on `%s'.68040 and 68851 specified; mmu instructions may assemble incorrectly8-bit SIMD scalar register expected8-bit displacement out of range8-bit immediate out of range8-bit relocation used in 16-bit operand: Immediate value in cbcond is out of range.: Instruction requires frs2 and frsd must be the same register: PC-relative operand can't be a constant: TLS operand can't be a constant: There are only 32 f registers; [0-31]: There are only 32 single precision f registers; [0-31]: There are only 64 f registers; [0-63]: asr number must be between 0 and 31: crypto immediate must be between 0 and 31: expected register name ccr : expected register name pc : expected register name r0-r7 : expecting %asrN: expecting crypto immediate: imm2 immediate operand out of range (0-3): invalid ASI expression: invalid ASI name: invalid ASI number: invalid cpreg name: invalid membar mask expression: invalid membar mask name: invalid membar mask number: invalid prefetch function expression: invalid prefetch function name: invalid prefetch function number: invalid siam mode expression: invalid siam mode number: non-immdiate imm2 operand: processing macro, real opcode handle not found in hash: unrecognizable ancillary state register: unrecognizable hyperprivileged register: unrecognizable privileged register:b not permitted; defaulting to :w:lower16: not allowed in this instruction:operand has too many bits:operand value(%d) too big for constraint:unknown relocation constraint size:upper16: not allowed in this instruction specify for ABI Specify a abi version could be v1, v2, v2fp, v2fpp assemble for floating point ABI Assemble for architecture could be v3, v3j, v3m, v3f, v3s, v2, v2j, v2f, v2s assemble for architecture Assemble for baseline could be v2, v3, v3m assemble for CPU assemble for DSP architecture assemble for FPU architecture Specify a FPU configuration 0: 8 SP / 4 DP registers 1: 16 SP / 8 DP registers 2: 32 SP / 16 DP registers 3: 32 SP / 32 DP registers,X